CY7C1416AV18
Abstract: CY7C1418AV18 CY7C1420AV18 CY7C1427AV18
Text: CY7C1416AV18 CY7C1427AV18 CY7C1418AV18 CY7C1420AV18 PRELIMINARY 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 • 250-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18
CY7C1427AV18
CY7C1418AV18
CY7C1420AV18
36-Mbit
250-MHz
CY7C1416AV18
CY7C1418AV18
CY7C1420AV18
CY7C1427AV18
|
CY7C1416AV18
Abstract: CY7C1418AV18 CY7C1420AV18 CY7C1427AV18
Text: CY7C1416AV18, CY7C1427AV18 CY7C1418AV18, CY7C1420AV18 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18,
CY7C1427AV18
CY7C1418AV18,
CY7C1420AV18
36-Mbit
600MHz)
CY7C1416AV18
CY7C1418AV18
CY7C1420AV18
CY7C1427AV18
|
CY7C1416AV18
Abstract: CY7C1418AV18 CY7C1420AV18 CY7C1427AV18
Text: CY7C1416AV18, CY7C1427AV18 CY7C1418AV18, CY7C1420AV18 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18,
CY7C1427AV18
CY7C1418AV18,
CY7C1420AV18
36-Mbit
600MHz)
CY7C1416AV18
CY7C1418AV18
CY7C1420AV18
CY7C1427AV18
|
CY7C1416AV18
Abstract: CY7C1418AV18 CY7C1420AV18 CY7C1427AV18
Text: CY7C1416AV18 CY7C1427AV18 CY7C1418AV18 CY7C1420AV18 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 • 300-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18
CY7C1427AV18
CY7C1418AV18
CY7C1420AV18
36-Mbit
300-MHz
CY7C1416AV18
CY7C1418AV18
CY7C1420AV18
CY7C1427AV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1416AV18 CY7C1427AV18 CY7C1418AV18 CY7C1420AV18 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 • 300-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18
CY7C1427AV18
CY7C1418AV18
CY7C1420AV18
36-Mbit
300-MHz
|
Untitled
Abstract: No abstract text available
Text: CY7C1416AV18 CY7C1418AV18 CY7C1420AV18 PRELIMINARY 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 • 300-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18
CY7C1418AV18
CY7C1420AV18
36-Mbit
300-MHz
CY7C1427AV18
|
Untitled
Abstract: No abstract text available
Text: CY7C1416AV18 CY7C1427AV18 CY7C1418AV18 CY7C1420AV18 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 • 300-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18
CY7C1427AV18
CY7C1418AV18
CY7C1420AV18
36-Mbit
300-MHz
|
Untitled
Abstract: No abstract text available
Text: CY7C1416AV18 CY7C1427AV18 CY7C1418AV18 CY7C1420AV18 36-Mbit DDR-II SRAM 2-Word Burst Architecture Features Functional Description • 36-Mbit density 4M x 8, 4M x 9, 2M x 18, 1M x 36 • 300-MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1416AV18
CY7C1427AV18
CY7C1418AV18
CY7C1420AV18
36-Mbit
300-MHz
|
Untitled
Abstract: No abstract text available
Text: CY7C1418AV18 CY7C1420AV18 36 Mbit DDR II SRAM Two Word Burst Architecture Features Functional Description • 36 Mbit density 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ Two word burst for reducing address bus frequency ■ Double Data Rate (DDR) interfaces
|
Original
|
PDF
|
CY7C1418AV18
CY7C1420AV18
CY7C1418AV18,
CY7C1420AV18
CY7C1420AV18,
|
CY7C1418AV18
Abstract: CY7C1420AV18
Text: CY7C1418AV18 CY7C1420AV18 36 Mbit DDR II SRAM Two Word Burst Architecture Features Functional Description • 36 Mbit density 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ Two word burst for reducing address bus frequency ■ Double Data Rate (DDR) interfaces
|
Original
|
PDF
|
CY7C1418AV18
CY7C1420AV18
600MHz)
CY7C1418AV18
CY7C1420AV18
|
BV25
Abstract: CY7C129 CY7C130 CY7C131 CY7C132 EV25 ev18
Text: CY7C129*DV18/CY7C130*DV25 CY7C130*BV18/CY7C130*BV25/CY7C132*BV25 CY7C131*BV18 / CY7C132*BV18/CY7C139*BV18 CY7C191*BV18/CY7C141*AV18 / CY7C142*AV18/ CY7C151*V18 /CY7C152*V18 Errata Revision: *D March 04, 2008 RAM9 QDR-I/DDR-I/QDR-II/DDR- II Errata This document describes the DOFF issue for QDRII/DDRII, the Output Buffer, the JTAG and the DLL issue for
|
Original
|
PDF
|
CY7C129
DV18/CY7C130
CY7C130
BV18/CY7C130
BV25/CY7C132
CY7C131
CY7C132
BV18/CY7C139
CY7C191
BV18/CY7C141
BV25
EV25
ev18
|
Untitled
Abstract: No abstract text available
Text: CY7C1418AV18 CY7C1420AV18 36 Mbit DDR II SRAM Two Word Burst Architecture Features Functional Description • 36 Mbit density 2M x 18, 1M x 36 ■ 300 MHz clock for high bandwidth ■ Two word burst for reducing address bus frequency ■ Double Data Rate (DDR) interfaces
|
Original
|
PDF
|
CY7C1418AV18
CY7C1420AV18
CY7C1418AV18,
CY7C1420AV18
CY7C1420AV18,
|
CY7C1338-100AXC
Abstract: gvt7164d32q-6 CY7C1049BV33-12VXC CY7C1363C-133AC CY7C1021DV33-12ZXC CY7C1460AV25-200AXC CY7C1338G-100AC CY7C1041V33-12ZXC CY7C1460V33-200AXC CY7C1021DV33-10ZXC
Text: CYPRESS / GALVANTECH # - Connect pin 14 FT pin to Vss CY7C1019BV33-15VC GS71108AJ-12 & - Does not support 1.8V I/O CY7C1019BV33-15VXC GS71108AGJ-12 * - Tie down extra four I/Os with resistor CY7C1019BV33-15ZC GS71108ATP-12 CY7C1019BV33-15ZXC GS71108AGP-12
|
Original
|
PDF
|
CY7C1019BV33-15VC
GS71108AJ-12
CY7C1019BV33-15VXC
GS71108AGJ-12
CY7C1019BV33-15ZC
GS71108ATP-12
CY7C1019BV33-15ZXC
GS71108AGP-12
CY7C1019CV33-10VC
GS71108AJ-10
CY7C1338-100AXC
gvt7164d32q-6
CY7C1049BV33-12VXC
CY7C1363C-133AC
CY7C1021DV33-12ZXC
CY7C1460AV25-200AXC
CY7C1338G-100AC
CY7C1041V33-12ZXC
CY7C1460V33-200AXC
CY7C1021DV33-10ZXC
|
05564
Abstract: BV25 CY7C129 CY7C130 CY7C131 CY7C132 CY7C1422AV18 1428A
Text: CY7C129*DV18/CY7C130*DV25 CY7C130*BV18/CY7C130*BV25/CY7C132*BV25 CY7C131*BV18 / CY7C132*BV18/CY7C139*BV18 CY7C191*BV18/CY7C141*AV18 / CY7C142*AV18/ CY7C151*V18 /CY7C152*V18 Errata Revision: *C May 02, 2007 RAM9 QDR-I/DDR-I/QDR-II/DDR- II Errata This document describes the DOFF issue for QDRII/DDRII and the Output Buffer and JTAG issues for
|
Original
|
PDF
|
CY7C129
DV18/CY7C130
CY7C130
BV18/CY7C130
BV25/CY7C132
CY7C131
CY7C132
BV18/CY7C139
CY7C191
BV18/CY7C141
05564
BV25
CY7C1422AV18
1428A
|
|