Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    TN115 Search Results

    SF Impression Pixel

    TN115 Price and Stock

    NXP Semiconductors PCA82C250T-N,115

    IC TRANSCEIVER HALF 1/1 8SO
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey PCA82C250T-N,115 Reel
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    SMC Corporation of America CA2T63TN-115Z

    CYLINDER, AIR, TIE ROD, CA2-Z SERIES | SMC Corporation CA2T63TN-115Z
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    RS CA2T63TN-115Z Bulk 5 Weeks 1
    • 1 $178.77
    • 10 $178.77
    • 100 $178.77
    • 1000 $178.77
    • 10000 $178.77
    Get Quote

    SMC Corporation of America MY1C25TN-115L

    CYLINDER, RODLESS, MECH JOINT, SLIDE TABLE, MY1 SERIES | SMC Corporation MY1C25TN-115L
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    RS MY1C25TN-115L Bulk 5 Weeks 1
    • 1 $501.37
    • 10 $501.37
    • 100 $501.37
    • 1000 $501.37
    • 10000 $501.37
    Get Quote

    SMC Corporation of America MY1M40TN-1150

    CYLINDER, SLIDE BEARING GUIDE TYPE, SLIDE TABLE, MY1 SERIES | SMC Corporation MY1M40TN-1150
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    RS MY1M40TN-1150 Bulk 5 Weeks 1
    • 1 $831.54
    • 10 $831.54
    • 100 $831.54
    • 1000 $831.54
    • 10000 $831.54
    Get Quote

    SMC Corporation of America MY1M32TN-1150

    CYLINDER, SLIDE BEARING GUIDE TYPE, SLIDE TABLE, MY1 SERIES | SMC Corporation MY1M32TN-1150
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    RS MY1M32TN-1150 Bulk 5 Weeks 1
    • 1 $666.69
    • 10 $666.69
    • 100 $666.69
    • 1000 $666.69
    • 10000 $666.69
    Get Quote

    TN115 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    PR66A

    Abstract: PR63A PR28B PR43A pr64a PR67A pb37a PL34A PT100B pr19a
    Text: LatticeECP2/M Pin Assignment Recommendations August 2009 Technical Note TN1159 Introduction The LatticeECP2 and LatticeECP2M™ device families are designed for high-speed FPGA system applications. As with any high-speed system design, care must be given to certain critical pins that are designed to supply the


    Original
    PDF TN1159 pb82a pt48a pt52a pt30a pt48b pr12b pt99b pr14b pr14a PR66A PR63A PR28B PR43A pr64a PR67A pb37a PL34A PT100B pr19a

    "higig header"

    Abstract: higig specification higig protocol overview TN1154 cx4 to sma BCM56802 higig pause frame ir9216 BROADCOM higig2
    Text: LatticeSC/M Broadcom HiGig+ 12 Gbps Physical Layer Interoperability Over CX-4 August 2007 Technical Note TN1154 Introduction This technical note describes a physical layer HiGig+ 12 Gbps interoperability test between a LatticeSC/M device and the Broadcom BCM56802 network switch. The test was limited to the physical layer up to XGMII of the 10


    Original
    PDF TN1154 BCM56802 1-800-LATTICE "higig header" higig specification higig protocol overview TN1154 cx4 to sma higig pause frame ir9216 BROADCOM higig2

    frequency detection using FPGA

    Abstract: No abstract text available
    Text: LatticeSC PURESPEED I/O Adaptive Input Logic User’s Guide April 2008 Technical Note TN1158 Introduction Today’s high speed synchronous interfaces pose challenges to the designer in maintaining clock-to-data relationships, managing data-to-data skew, and sustaining jitter tolerance. Many next-generation interconnects use SERDES based interfaces where the clock is embedded inside the data signal. SERDES-based interfaces, however,


    Original
    PDF TN1158 1-800-LATTICE frequency detection using FPGA

    higig specification

    Abstract: "higig header" BCM56800 bcm pause frame rdbgc0 higig protocol overview IR9216 broadcom bcm BCM0 BCM 10G
    Text: LatticeSC/M Broadcom XAUI/HiGig 10 Gbps Physical Layer Interoperability Over CX-4 August 2007 Technical Note TN1155 Introduction This technical note describes a physical layer 10-Gigabit Ethernet and HiGig 10 Gbps interoperability test between a LatticeSC/M device and the Broadcom BCM56800 network switch. The test was limited to the physical


    Original
    PDF TN1155 10-Gigabit BCM56800 1-800-LATTICE higig specification "higig header" bcm pause frame rdbgc0 higig protocol overview IR9216 broadcom bcm BCM0 BCM 10G

    higig specification

    Abstract: rdbgc0 BCM56580 cx4 to sma GMII layout bcm pause frame 1000BASE-X GR-255 BCM5658 BCM0
    Text: LatticeSC/M Broadcom 2.5 GbE Physical Layer Interoperability Over CX-4 August 2007 Technical Note TN1156 Introduction This technical note describes a 1000BASE-X physical layer Gigabit Ethernet interoperability test between a LatticeSC/M device and the Broadcom BCM56580 network switch. The test was limited to the physical layer up to


    Original
    PDF TN1156 1000BASE-X BCM56580 1-800-LATTICE higig specification rdbgc0 cx4 to sma GMII layout bcm pause frame GR-255 BCM5658 BCM0

    BCM56800

    Abstract: higig specification ethernet BCM Gigabit LFSC3GA25E 1000BASE-X higig pause frame cx4 to sma bcm pause frame 1gbps serdes
    Text: LatticeSC/M Broadcom 1-Gigabit Ethernet Physical Layer Interoperability Over CX-4 August 2007 Technical Note TN1157 Introduction This technical note describes a 1000BASE-X physical layer Gigabit Ethernet interoperability test between a LatticeSC/M device and the Broadcom BCM56800 network switch. The test was limited to the physical layer up to


    Original
    PDF TN1157 1000BASE-X BCM56800 1-800-LATTICE higig specification ethernet BCM Gigabit LFSC3GA25E higig pause frame cx4 to sma bcm pause frame 1gbps serdes

    frequency detection using FPGA

    Abstract: No abstract text available
    Text: LatticeSC PURESPEED I/O Adaptive Input Logic User’s Guide June 2010 Technical Note TN1158 Introduction Today’s high speed synchronous interfaces pose challenges to the designer in maintaining clock-to-data relationships, managing data-to-data skew, and sustaining jitter tolerance. Many next-generation interconnects use


    Original
    PDF TN1158 1-800-LATTICE frequency detection using FPGA

    verilog code of prbs pattern generator

    Abstract: verilog code 16 bit LFSR in PRBS prbs using lfsr verilog prbs generator LFE2M50E prbs generator
    Text: LatticeECP2M PRBS SERDES Demo User’s Guide June 2010 Technical Note TN1153 Introduction This demo illustrates the SERDES/PCS abilities of the LatticeECP2M FPGA family. It does this by embedding a simple pseudo-random pattern into an 8b10b-encoded PCS payload, then looping back the payload, and checking


    Original
    PDF TN1153 8b10b-encoded LFE2M-50E TN1124, verilog code of prbs pattern generator verilog code 16 bit LFSR in PRBS prbs using lfsr verilog prbs generator LFE2M50E prbs generator

    verilog prbs generator

    Abstract: verilog code of prbs pattern generator verilog code 16 bit LFSR in PRBS fpga loader ECP2M LFE2M50E TN1124 prbs generator ISPVM
    Text: LatticeECP2M PRBS SERDES Demo User’s Guide August 2009 Technical Note TN1153 Introduction This demo illustrates the SERDES/PCS abilities of the LatticeECP2M FPGA family. It does this by embedding a simple pseudo-random pattern into an 8b10b-encoded PCS payload, then looping back the payload, and checking


    Original
    PDF TN1153 8b10b-encoded LFE2M-50E 1-800-LATTICE LFE2M-50E. verilog prbs generator verilog code of prbs pattern generator verilog code 16 bit LFSR in PRBS fpga loader ECP2M LFE2M50E TN1124 prbs generator ISPVM

    417 847

    Abstract: No abstract text available
    Text: DS1006J_ver3.9 Jan. 2012 あ LatticeECP2/M ファミリ・データシート DS1006J Version 03.9, Jan. 2012 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders.


    Original
    PDF DS1006J ECP2-70EBRECP2M100I/O 2-14LVCMOS33DDS25E ECP2M50/70/100GPLL/SPLL 417 847

    Untitled

    Abstract: No abstract text available
    Text: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks


    Original
    PDF DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW

    prbs pattern generator using vhdl

    Abstract: BUT16
    Text: LatticeECP2/M Family Handbook HB1003 Version 04.9, April 2011 LatticeECP2/M Family Handbook Table of Contents April 2011 Section I. LatticeECP2/M Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1003 TN1113 TN1149 TN1102 TN1103 TN1105 TN1107 TN1108 TN1109 TN1124 prbs pattern generator using vhdl BUT16

    lfe2m35e7fn484c

    Abstract: No abstract text available
    Text: LatticeECP2/M Family Data Sheet DS1006 Version 02.7, July 2007 LatticeECP2/M Family Data Sheet Introduction July 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support


    Original
    PDF DS1006 DS1006 200MHz) 266MHz) 1152-fpBGA ECP2M70 ECP2M100. LatticeECP2M20 lfe2m35e7fn484c

    LFE2M35se

    Abstract: LFE2M50SE ECP2M lfe2m35se 7fn256c LFE2M20SE-5FN256C LFE2M20SE-6FN484C LFE2M70SE-5FN900C
    Text: LatticeECP2/M Family Data Sheet Introduction Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support – SPI4.2, SFI4 DDR Mode , XGMII – High Speed ADC/DAC devices


    Original
    PDF DS1006 200MHz) 266MHz) LFE2M50SE-6FN484C LFE2M50SE-7FN484C LFE2M70SE-5FN1152C LFE2M70SE-6FN1152C LFE2M70SE-7FN1152C LFE2M70SE-5FN900C LFE2M70SE-6FN900C LFE2M35se LFE2M50SE ECP2M lfe2m35se 7fn256c LFE2M20SE-5FN256C LFE2M20SE-6FN484C LFE2M70SE-5FN900C

    TN1176 LatticeECP3 SERDES/PCS Usage Guide

    Abstract: CML buffer BLM41PG471SN1L TN1114 TN1189 900-BGA tn1124 signal path designer
    Text: Electrical Recommendations for Lattice SERDES February 2010 Technical Note TN1114 Introduction LatticeECP3, LatticeECP2/M, and LatticeSC/M SERDES integrates high-speed, differential Current Mode Logic CML input and output buffers which offer significant advantages in switching speed while providing improved


    Original
    PDF TN1114 TN1176 LatticeECP3 SERDES/PCS Usage Guide CML buffer BLM41PG471SN1L TN1114 TN1189 900-BGA tn1124 signal path designer

    TN116

    Abstract: TN115
    Text: NTC Disc Thermistors ND 03/06/09 • NE 03/06/09 • NV 06/09 APPLICATIONS • Commodity Product: 2 families ND or NE : general purpose NV : professional • Alarm and temperature measurement application • Temperature regulation application • Level detection application


    Original
    PDF NV06/09: TN115 TN116

    LFE2M20

    Abstract: LFE2M35se 672-BALL FN484 F1156
    Text: LatticeECP2/M Family Data Sheet Introduction Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support – SPI4.2, SFI4 DDR Mode , XGMII – High Speed ADC/DAC devices


    Original
    PDF DS1006 200MHz) 266MHz) LFE2M70SE-6FN1152I LFE2M70SE-5FN900I LFE2M70SE-6FN900I LFE2M100SE-5FN1152I LFE2M100SE-6FN1152I LFE2M100SE-5FN900I LFE2M100SE-6FN900I LFE2M20 LFE2M35se 672-BALL FN484 F1156

    DS1006

    Abstract: LFE2-50E-7FN484C LFE2-6E-5TN144I lfe2-6se-6fn256c LFE2-6E-6TN144C LFE2-6SE-6FN256 LFE2-50E-5FN672C LFE2-20E-6FN672C LFE2-6E-6FN256C LFE2-12E-5FN484C
    Text: LatticeECP2/M Family Data Sheet Introduction Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support – SPI4.2, SFI4 DDR Mode , XGMII – High Speed ADC/DAC devices


    Original
    PDF DS1006 200MHz) 266MHz) 2-20SE-5FN256C LFE2-20SE-6FN256C LFE2-20SE-7FN256C LFE2-20SE-5FN484C LFE2-20SE-6FN484C LFE2-20SE-7FN484C LFE2-20SE-5FN672C DS1006 LFE2-50E-7FN484C LFE2-6E-5TN144I lfe2-6se-6fn256c LFE2-6E-6TN144C LFE2-6SE-6FN256 LFE2-50E-5FN672C LFE2-20E-6FN672C LFE2-6E-6FN256C LFE2-12E-5FN484C

    QD004

    Abstract: BUT16
    Text: LatticeECP2/M Family Handbook HB1003 Version 03.5, February 2008 LatticeECP2/M Family Handbook Table of Contents February 2008 Section I. LatticeECP2/M Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1003 TN1124 TN1108 TN1113 TN1105 TN1104 QD004 BUT16

    sgmii switch

    Abstract: No abstract text available
    Text: LatticeECP2/M Family Data Sheet DS1006 Version 03.5, November 2009 LatticeECP2/M Family Data Sheet Introduction June 2008 Data Sheet DS1006 Features Pre-Engineered Source Synchronous I/O • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support


    Original
    PDF DS1006 DS1006 200MHz) 266MHz) LFE2M50, LFE2M70 LFE2M100 LFE2M20E/SE LFE2M35E/SE sgmii switch

    Untitled

    Abstract: No abstract text available
    Text: LatticeECP2/M Family Data Sheet DS1006 Version 03.0, February 2008 LatticeECP2/M Family Data Sheet Introduction August 2007 Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support


    Original
    PDF DS1006 DS1006 200MHz) 266MHz) LVCMOS33D 1152-fpBGA ECP2M70 ECP2M100.

    NTC THERMISTORS nd06

    Abstract: ND06 TN115 N03P 03P00333 03N00103 N03K 06Q00223 03L00272 TN116
    Text: NTC Disc Thermistors ND 03/06/09 • NE 03/06/09 • NV 06/09 APPLICATIONS • Commodity Product: 2 families ND or NE : general purpose NV : professional • Alarm and temperature measurement application • Temperature regulation application • Level detection application


    Original
    PDF NV06/09: NTC THERMISTORS nd06 ND06 TN115 N03P 03P00333 03N00103 N03K 06Q00223 03L00272 TN116

    LFE2-12E-5TN144C

    Abstract: LFE2-6E-6TN144C LFE2-6E-5TN144I LFE2-12E-5FN484C LFE2-6E-5TN144C lfe2-12e-6fn484c DS1006 LFE2-20E-6FN256C
    Text: LatticeECP2/M Family Data Sheet Introduction Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support – SPI4.2, SFI4 DDR Mode , XGMII – High Speed ADC/DAC devices


    Original
    PDF DS1006 200MHz) 266MHz) LFE2-12E-5TN144I LFE2-12E-6TN144I LFE2-12E-5QN208I LFE2-12E-6QN208I LFE2-12E-5FN256I LFE2-12E-6FN256I LFE2-12E-5FN484I LFE2-12E-5TN144C LFE2-6E-6TN144C LFE2-6E-5TN144I LFE2-12E-5FN484C LFE2-6E-5TN144C lfe2-12e-6fn484c DS1006 LFE2-20E-6FN256C

    LFE2M50E-5FN484C

    Abstract: LFE2M50e lfe2m35e-7fn484c LFE2M20E-5FN256C LFE2M50E-5FN900C LFE2M50E-6FN484C lfe2m20e-6fn256c LFE2M35E-5FN672C lfe2m20e-6fn484c LFE2M20E
    Text: LatticeECP2/M Family Data Sheet Introduction Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support – SPI4.2, SFI4 DDR Mode , XGMII – High Speed ADC/DAC devices


    Original
    PDF DS1006 200MHz) 266MHz) LFE2M50E-6FN484C LFE2M50E-7FN484C LFE2M70E-5FN1152C LFE2M70E-6FN1152C LFE2M70E-7FN1152C LFE2M70E-5FN900C LFE2M70E-6FN900C LFE2M50E-5FN484C LFE2M50e lfe2m35e-7fn484c LFE2M20E-5FN256C LFE2M50E-5FN900C LFE2M50E-6FN484C lfe2m20e-6fn256c LFE2M35E-5FN672C lfe2m20e-6fn484c LFE2M20E