Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    DS0313 Search Results

    DS0313 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    R4383

    Abstract: T400 clock TSWC03622 TSYN01622 TSYN03622 TSWC01622 TSWC02622
    Text: Advisory October 28, 2003 TSWC01622/TSWC02622/TSWC03622/TSYN01622/TSYN03622 Device Version 1.1 Advisory The following data sheets are to be referenced: • TSWC01622 SONET/SDH/PDH/ATM Clock Synthesizer and Protection Switch data sheet DS03-117HSPL-1 . ■


    Original
    PDF 2/TSWC02622/TSWC03622/TSYN01622/TSYN03622 TSWC01622 DS03-117HSPL-1) TSWC02622 DS03-118HSPL-1) TSWC03622 DS03-120HSPL) TSYN01622 DS03-119HSPL) TSYN03622 R4383 T400 clock

    LVDSEXT-25

    Abstract: 16x1D LVPECL33 16X1S LVDS-25 LVDS-33 LVDSEXT25 LVDCI18 LVDCI25 LVDS25
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-2 v1.9 November 29, 2001 Advance Product Specification Detailed Description Input/Output Blocks (IOBs) Table 1: Supported Single-Ended I/O Standards Virtex-II I/O blocks (IOBs) are provided in groups of two or


    Original
    PDF DS031-2 LVCMOS33 LVCMOS25 DS031-1, DS031-3, DS031-4, DS031-2, LVDSEXT-25 16x1D LVPECL33 16X1S LVDS-25 LVDS-33 LVDSEXT25 LVDCI18 LVDCI25 LVDS25

    XC2V1000 Pin-out

    Abstract: Virtex-II MAKING A10 BGA matrix m21 IEEE1532 XC2V1000 XC2V1500 XC2V250 XC2V40 XC2V500
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-1 v1.7 October 2, 2001 Advance Product Specification Summary of Virtex -II Features • Industry First Platform FPGA Solution • IP-Immersion Architecture - Densities from 40K to 8M system gates


    Original
    PDF DS031-1 18-Kbit 18-bige. XC2V1500 FG676 FF1152, FF1517, BF957 DS031-3, DS031-1, XC2V1000 Pin-out Virtex-II MAKING A10 BGA matrix m21 IEEE1532 XC2V1000 XC2V250 XC2V40 XC2V500

    RXD26

    Abstract: circuit diagram for speed checker for highways
    Text: Advisory June 2003 TTSI4K32T, TTSI2K32T, and TTSI1K16T 4096-Channel, 32-Highway Time-Slot Interchanger Introduction This document describes a technical issue that is known to exist with the device. Issue Version 1 TTSI4K32T, TTSI2K32T, and TTSI1K16T Duty Cycle and Jitter Sensitivity on the CK Pin


    Original
    PDF TTSI4K32T, TTSI2K32T, TTSI1K16T 4096-Channel, 32-Highway TTSI1K16T DS03-140SWCH DS02-234SWCH) RXD26 circuit diagram for speed checker for highways

    ck77

    Abstract: CK51 TADM04622
    Text: Data Sheet, Revision 1 August 26, 2003 TSYN03622 SONET/SDH/PDH/ATM Clock Synthesizer 1 Introduction The last issue of this data sheet was June 20, 2003. A revision history is included in 21 Revision History on page 65. Red change bars have been installed on all text, figures,


    Original
    PDF TSYN03622 DS03-130HSPL-1 DS03-130HSPL) ck77 CK51 TADM04622

    Untitled

    Abstract: No abstract text available
    Text: Advisory June 2003 TTSI4K32T, TTSI2K32T, and TTSI1K16T 4096-Channel, 32-Highway Time-Slot Interchanger Introduction This document describes a technical issue that is known to exist with the device. Issue Version 1 TTSI4K32T, TTSI2K32T, and TTSI1K16T Duty Cycle and Jitter Sensitivity on the CK Pin


    Original
    PDF TTSI4K32T, TTSI2K32T, TTSI1K16T 4096-Channel, 32-Highway TTSI1K16T DS03-139SWCH DS02-233SWCH)

    highway speed checker block diagram

    Abstract: circuit diagram for speed checker for highways TTSI1K16T TTSI2K32T TTSI4K32T highway speed checker circuit diagram
    Text: Advisory February 5, 2004 TTSI4K32T, TTSI2K32T, and TTSI1K16T 4096-Channel, 32-Highway Time-Slot Interchanger 1 Discussion The VDD range of these devices has been tightened from ± 10% to ± 5% because bit errors have been observed on some devices at VDD below –5%.


    Original
    PDF TTSI4K32T, TTSI2K32T, TTSI1K16T 4096-Channel, 32-Highway DS03-139SWCH DS02-233SWCH) highway speed checker block diagram circuit diagram for speed checker for highways TTSI1K16T TTSI2K32T TTSI4K32T highway speed checker circuit diagram

    T400 clock

    Abstract: ATM machine working circuit diagram TSWC01622 TSWC02622 TSWC03622 TSYN01622 TSYN03622 L2E4
    Text: Advisory October 28, 2003 TSWC01622/TSWC02622/TSWC03622/TSYN01622/TSYN03622 Device Version 1.1 Advisory The following data sheets are to be referenced: • TSWC01622 SONET/SDH/PDH/ATM Clock Synthesizer and Protection Switch data sheet DS03-117HSPL-1 . ■


    Original
    PDF 2/TSWC02622/TSWC03622/TSYN01622/TSYN03622 TSWC01622 DS03-117HSPL-1) TSWC02622 DS03-118HSPL-1) TSWC03622 DS03-120HSPL) TSYN01622 DS03-119HSPL) TSYN03622 T400 clock ATM machine working circuit diagram L2E4

    XC2V1500

    Abstract: XC2V80 XC2V1000 XC2V2000 XC2V250 XC2V40 XC2V500 lightning event counter AF124 XC2V4000
    Text: Virtex -II Platform FPGAs: Introduction and Overview R DS031-1 v1.9 September 26, 2002 Advance Product Specification Summary of Virtex-II Features • Industry First Platform FPGA Solution • IP-Immersion Architecture - Densities from 40K to 8M system gates


    Original
    PDF DS031-1 18-bit 18-bit BG728 DS031-4 XC2V1500 XC2V80 XC2V1000 XC2V2000 XC2V250 XC2V40 XC2V500 lightning event counter AF124 XC2V4000

    BG728

    Abstract: CS144 FG256 FG676 xc2v1000 AE38 65B11 AF124 J377 Model 435 load cell
    Text: Virtex -II Platform FPGAs: Complete Data Sheet R DS031 October 14, 2003 Product Specification This document includes all four modules of the Virtex-II Platform FPGA data sheet. Module 1: Introduction and Overview Module 3: DC and Switching Characteristics


    Original
    PDF DS031 DS031-1 DS031-3 DS031-2 CS144) FG256) BG728) FF1152) BF957) DS031-4 BG728 CS144 FG256 FG676 xc2v1000 AE38 65B11 AF124 J377 Model 435 load cell

    Virtex-II

    Abstract: XAPP623 XC2V6000-ff1152 LVPECL25 XC2V80 XC2V6000 XC2V1000 XC2V1500 XC2V2000 XC2V250
    Text: 38 Virtex -II Platform FPGAs: DC and Switching Characteristics R DS031-3 v3.1 October 14, 2003 Product Specification Virtex-II Electrical Characteristics Virtex-II devices are provided in -6, -5, and -4 speed grades, with -6 having the highest performance.


    Original
    PDF DS031-3 Virtex-II XAPP623 XC2V6000-ff1152 LVPECL25 XC2V80 XC2V6000 XC2V1000 XC2V1500 XC2V2000 XC2V250

    "frame grabber"

    Abstract: Color Filter Array CFA
    Text: IMAGE SENSOR SOLUTIONS DEVICE PERFORMANCE SPECIFICATION KODAK KSC-3000 Color Processor Real time color processor for megapixel progressive-scan imaging systems May 8, 2003 Rev. 1.0 KSC-3000 Rev.1.0 www.kodak.com/go/imagers 585-722-4385 Email: imagers@kodak.com


    Original
    PDF KSC-3000 "frame grabber" Color Filter Array CFA

    Agere Ambassador

    Abstract: T-8110-BAL-DB
    Text: Data Sheet June 2003 Ambassador T8110 PCI-Based H.100/H.110 Switch 1 Introduction The T8110 is the newest addition to the Ambassador series of TDM switching and backplane interconnect standard products. The T8110 can switch 4096 simultaneous time slots with 32 bidirectional local


    Original
    PDF T8110 100/H T810X DS03-131SWCH DS02-356SWCH) Agere Ambassador T-8110-BAL-DB

    Untitled

    Abstract: No abstract text available
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-3 v1.5 April 23, 2001 Advance Product Specification Virtex -II Electrical Characteristics Virtex-II devices are provided in -4, -5, and -6 speed grades, with -6 having the highest performance. commercial device). However, only selected speed grades


    Original
    PDF DS031-3 XC2V1500 FG676 DS031-3, DS031-4, DS031-1, DS031-2, DS031-4

    IO-L93N

    Abstract: XC2V2000 XC2V10000
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-1 v1.3 January 25, 2001 Advance Product Specification Summary of Virtex -II Features • • • • • • • • Industry First Platform FPGA Solution IP-Immersion Architecture - Densities from 40K to 10M system gates


    Original
    PDF DS031-1 18-Kbit CS144 FG256 DS031-1, DS031-2, DS031-3, DS031-4, IO-L93N XC2V2000 XC2V10000

    XC2V1000 Pin-out

    Abstract: Virtex-II Field-Programmable Gate Arrays XC2V80 IEEE1532 XC2V1000 XC2V1500 XC2V250 XC2V40 XC2V500
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-1 v1.7 October 2, 2001 Advance Product Specification Summary of Virtex -II Features • Industry First Platform FPGA Solution • IP-Immersion Architecture - Densities from 40K to 8M system gates


    Original
    PDF DS031-1 18-Kbit 18-bit DS031-1, DS031-2, DS031-3, DS031-4, XC2V1000 Pin-out Virtex-II Field-Programmable Gate Arrays XC2V80 IEEE1532 XC2V1000 XC2V1500 XC2V250 XC2V40 XC2V500

    XC2V1000

    Abstract: XC2V1000 complete datasheet FF1152 DS031-4 v3.4 AF124 XC2V3000
    Text: 1 Virtex-II Platform FPGAs: Complete Data Sheet R DS031 v3.4 March 1, 2005 Product Specification Module 1: Introduction and Overview Module 3: DC and Switching Characteristics 7 pages 43 pages • • • • • • • • • • • • Summary of Features


    Original
    PDF DS031 18-Kb 18-Bit DS031-4 XC2V1000 XC2V1000 complete datasheet FF1152 DS031-4 v3.4 AF124 XC2V3000

    XC2V1500

    Abstract: FG256 FG676 BG728 CS144 AL205 LVDCI25 661129 j337 wireless encrypt
    Text: Virtex-II Platform FPGAs: Complete Data Sheet R DS031 March 29, 2004 Product Specification This document includes all four modules of the Virtex-II Platform FPGA data sheet. Module 1: Introduction and Overview Module 3: DC and Switching Characteristics


    Original
    PDF DS031 DS031-1 DS031-3 DS031-2 FF1152) BF957) DS031-4 XC2V1500 FG256 FG676 BG728 CS144 AL205 LVDCI25 661129 j337 wireless encrypt

    digital FIR Filter verilog code

    Abstract: XC2V6000 XC2V1000 XC2V1500 XC2V2000 XC2V250 XC2V40 XC2V500 XC2V80 K217
    Text: Virtex -II Platform FPGAs: Introduction and Overview R DS031-1 v1.9 September 26, 2002 Advance Product Specification Summary of Virtex-II Features • Industry First Platform FPGA Solution • IP-Immersion Architecture - Densities from 40K to 8M system gates


    Original
    PDF DS031-1 18-bit DS031-4 digital FIR Filter verilog code XC2V6000 XC2V1000 XC2V1500 XC2V2000 XC2V250 XC2V40 XC2V500 XC2V80 K217

    16x1D

    Abstract: No abstract text available
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-2 v1.3 January 25, 2001 Advance Product Specification Detailed Description Input/Output Blocks (IOBs) Virtex-II I/O blocks (IOBs) are provided in groups of two or four on the perimeter of each device.


    Original
    PDF DS031-2 DS031-2, DS031-3, DS031-1, DS031-4, 16x1D

    TADM04622

    Abstract: TSWC01622 TSWC02622 TSWC03622 TSYN01622 TSYN03622 CK38 ck51 CK77
    Text: Advisory October 28, 2003 TSWC01622/TSWC02622/TSWC03622/TSYN01622/TSYN03622 Device Version 1.1 Advisory The following data sheets are to be referenced: • TSWC01622 SONET/SDH/PDH/ATM Clock Synthesizer and Protection Switch data sheet DS03-117HSPL-1 . ■


    Original
    PDF 2/TSWC02622/TSWC03622/TSYN01622/TSYN03622 TSWC01622 DS03-117HSPL-1) TSWC02622 DS03-118HSPL-1) TSWC03622 DS03-120HSPL) TSYN01622 DS03-119HSPL) TSYN03622 TADM04622 CK38 ck51 CK77

    CLK180

    Abstract: DDR400 XAPP262 XC2V1000 SRAM controller SIGNAL PATH designer QDR pcb layout
    Text: Application Note: Virtex-II Series R Synthesizable QDR SRAM Controller Author: Olivier Despaux XAPP262 v2.3 October 23, 2002 Summary Quad Data Rate (QDR ) Synchronous Static RAM (SRAM) is one of the highest bandwidth solutions available for networking and telecommunications applications. This low-cost, highperformance solution is ideal for applications requiring memory buffering, traffic management,


    Original
    PDF XAPP262 DDR400) CLK180 DDR400 XAPP262 XC2V1000 SRAM controller SIGNAL PATH designer QDR pcb layout

    CK77

    Abstract: No abstract text available
    Text: Advance Data Sheet June 20, 2003 TSYN03622 SONET/SDH/PDH/ATM Clock Synthesizer 1 Introduction • Throughout this document references are made to the following application notes: ■ ■ ■ ■ 622.08 MHz 51.84 MHz 34.368 MHz 19.44 MHz 4.096 MHz 1.544 MHz


    Original
    PDF TSYN03622 OC-12: TSWC01622 TSWC03622/TSYN03622 TSWC01622/TSYN01622 DS03-130HSPL CK77

    fgg 484

    Abstract: FGG676 MAKING A10 BGA R 2.8 no pinout 4 testbench verilog ram 16 x 4 vhdl code for carry select adder using ROM XC2V3000 abe 442 AM3 Processor Functional Data Sheet circuit for conventional inverter for the BGG system
    Text: 1 Virtex-II Platform FPGAs: Complete Data Sheet R DS031 v3.3 June 24, 2004 Product Specification Module 1: Introduction and Overview Module 3: DC and Switching Characteristics DS031-1 (v3.3) June 24, 2004 7 pages DS031-3 (v3.3) June 24, 2004 42 pages •


    Original
    PDF DS031 DS031-1 DS031-3 DS031-2 18-Kb 18-Bit DS031-4 fgg 484 FGG676 MAKING A10 BGA R 2.8 no pinout 4 testbench verilog ram 16 x 4 vhdl code for carry select adder using ROM XC2V3000 abe 442 AM3 Processor Functional Data Sheet circuit for conventional inverter for the BGG system