Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    CLK180 Search Results

    CLK180 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    XC3S700A

    Abstract: xc3s200aft256 XC3S400AFT256 XC3S50A L01P L02P FG320 UG331 L05P xc3s400a ftg256
    Text: Spartan-3A FPGA Family: Data Sheet R DS529 July 10, 2007 Product Specification Module 1: Introduction and Ordering Information - DS529-1 v1.4.1 July 10, 2007 • • • • • • • Introduction Features Architectural and Configuration Overview General I/O Capabilities


    Original
    PDF DS529 DS529-1 DS529-2 DS529-3 XC3S50A XC3S200A FT256 DS529-4 XC3S700A xc3s200aft256 XC3S400AFT256 L01P L02P FG320 UG331 L05P xc3s400a ftg256

    Untitled

    Abstract: No abstract text available
    Text: TPS657052 TPS657051 www.ti.com SLVSA08 – FEBRUARY 2010 PMU for Embedded Camera Module Check for Samples: TPS657052, TPS657051 FEATURES 1 • • • • • • • • • • • Two 400mA Step-Down Converters Up to 92% Efficiency VIN Range for DCDC Converter From 3.3V to 6V


    Original
    PDF TPS657052 TPS657051 SLVSA08 TPS657052, 400mA 200mA TPS657051/52

    Untitled

    Abstract: No abstract text available
    Text: Spartan-6 FPGA Clocking Resources User Guide UG382 v1.8 June 20, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL


    Original
    PDF UG382

    Untitled

    Abstract: No abstract text available
    Text: 7 Series FPGAs Clocking Resources User Guide UG472 v1.8 August 7, 2013 The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL


    Original
    PDF UG472 5x36K DSP48 XC7A200T

    LPDDR KINTEX 7

    Abstract: SPARTAN-6 spartan6 ug384 XA6SLX75
    Text: 10 XA Spartan-6 Automotive FPGA Family Overview DS170 v1.3 December 13, 2012 Product Specification General Description The Xilinx Automotive (XA) Spartan -6 family of FPGAs provides leading system integration capabilities with the lowest total cost for highvolume automotive applications. The ten-member family delivers expanded densities ranging from 3,840 to 101,261 logic cells and faster,


    Original
    PDF DS170 UG382) UG393) UG394) LPDDR KINTEX 7 SPARTAN-6 spartan6 ug384 XA6SLX75

    XQ5VLX110

    Abstract: XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195
    Text: 74 Virtex-5Q FPGA Data Sheet: DC and Switching Characteristics DS714 v2.0 December 17, 2009 Product Specification Virtex-5Q FPGA Electrical Characteristics Virtex -5Q FPGAs are available in -2 and -1 speed grades, with -2 having the highest performance. Virtex-5Q FPGA


    Original
    PDF DS714 DS174, UG190, UG191, UG192, UG193, UG194, UG195, UG196, XQ5VLX110 XQ5VLX330T SX95T DS714 XQ5VFX130T ROCKETIO VIRTEX-5 LX110 UG190 UG191 UG195

    XQ4VSX55

    Abstract: xq4vlx25 XQ4VLX60-10FF668M XQ4VLX40 XQ4VFX60 xq4vlx60 XQ4VFX60-10EF672M XQ4VLX40-10FF668M XQ4VLX100 Virtex 4Q
    Text: Virtex-4Q FPGA Data Sheet: DC and Switching Characteristics R DS595 v1.6 April 27, 2010 Product Specification Virtex-4Q FPGA Electrical Characteristics Defense-grade Virtex -4Q FPGAs are available in -10 speed grade and are qualified for industrial (TJ = –40°C to +100°C),


    Original
    PDF DS595 XQ4VSX55 xq4vlx25 XQ4VLX60-10FF668M XQ4VLX40 XQ4VFX60 xq4vlx60 XQ4VFX60-10EF672M XQ4VLX40-10FF668M XQ4VLX100 Virtex 4Q

    XC3S700AN FGG484

    Abstract: XC3S400AN-FGG400 XC3S700A FGG484 xc3s200an XC3S400AN FGG400 FGG676 SPARTAN 3an XC3S50A XC3S700AN-FG484 XC3S700AN
    Text: Spartan-3AN FPGA Family Data Sheet R DS557 June 2, 2008 Module 1: Introduction and Ordering Information - DS557-1 v3.1 June 2, 2008 • • • • • • • • Introduction Features Architectural Overview Configuration Overview In-system Flash Memory Overview


    Original
    PDF DS557 DS557-1 XC3S50AN. XC3S700AN FG484 XC3S1400AN FGG676 DS557-4 XC3S700AN FGG484 XC3S400AN-FGG400 XC3S700A FGG484 xc3s200an XC3S400AN FGG400 SPARTAN 3an XC3S50A XC3S700AN-FG484

    LVDSEXT-25

    Abstract: 16x1D LVPECL33 16X1S LVDS-25 LVDS-33 LVDSEXT25 LVDCI18 LVDCI25 LVDS25
    Text: Virtex-II 1.5V Field-Programmable Gate Arrays R DS031-2 v1.9 November 29, 2001 Advance Product Specification Detailed Description Input/Output Blocks (IOBs) Table 1: Supported Single-Ended I/O Standards Virtex-II I/O blocks (IOBs) are provided in groups of two or


    Original
    PDF DS031-2 LVCMOS33 LVCMOS25 DS031-1, DS031-3, DS031-4, DS031-2, LVDSEXT-25 16x1D LVPECL33 16X1S LVDS-25 LVDS-33 LVDSEXT25 LVDCI18 LVDCI25 LVDS25

    xc3s500e fg320

    Abstract: intel strataflash j3d SPARTAN 3E STARTER BOARD transistor tt 2222 pin configuration 500K variable resistor eeprom programmer schematic winbond AT45DB AT49 jtag cable Schematic XC3S500E spartan 3a
    Text: Spartan-3E FPGA Family: Complete Data Sheet R DS312 April 18, 2008 Product Specification Module 1: Introduction and Ordering Information Module 3: DC and Switching Characteristics DS312-1 v3.7 April 18, 2008 DS312-3 (v3.7) April 18, 2008 • • • •


    Original
    PDF DS312 DS312-1 DS312-3 DS312-2 XC3S500E VQG100 DS312-4 xc3s500e fg320 intel strataflash j3d SPARTAN 3E STARTER BOARD transistor tt 2222 pin configuration 500K variable resistor eeprom programmer schematic winbond AT45DB AT49 jtag cable Schematic spartan 3a

    SCHEMATIC DIAGRAM OF POWER SAVER DEVICE

    Abstract: diode zener nt 9838 Keller AG am3 socket pinout AT-610 XILINX vhdl code REED SOLOMON NORTEL OC-12 A26 zener w9 0780 specifications for multiplexer of nortel
    Text: Editorial contact: Ann Duft Xilinx, Inc. 408 879-4726 publicrelations@xilinx.com Kathy Keller Oak Ridge Public Relations (408) 253-5042 kathy.keller@oakridge.com Product Marketing contact: Bruce Jorgens Xilinx, Inc. (408) 879-5236 bruce.jorgens@xilinx.com


    Original
    PDF 1998--Dramatically SCHEMATIC DIAGRAM OF POWER SAVER DEVICE diode zener nt 9838 Keller AG am3 socket pinout AT-610 XILINX vhdl code REED SOLOMON NORTEL OC-12 A26 zener w9 0780 specifications for multiplexer of nortel

    LC1 D12 wiring diagram

    Abstract: vhdl code for 8 bit ODD parity generator 74139 Dual 2 to 4 line decoder TTL XOR2 tig ac inverter circuit cd4rle LC1 D12 P7 CB4CLED sr4cled CB16CE
    Text: Libraries Guide Xilinx Unified Libraries Selection Guide Design Elements ACC1 to BYPOSC Design Elements (CAPTURE_SPARTAN2 to DECODE64) Design Elements (F5MAP to FTSRLE) Design Elements (GCLK to KEEPER) Design Elements (LD to NOR16) Design Elements (OAND2 to OXOR2)


    Original
    PDF DECODE64) NOR16) ROM32X1) XC2064, XC3090, XC4005, XC5210, XC-DS501 X7706 XC5200 LC1 D12 wiring diagram vhdl code for 8 bit ODD parity generator 74139 Dual 2 to 4 line decoder TTL XOR2 tig ac inverter circuit cd4rle LC1 D12 P7 CB4CLED sr4cled CB16CE

    SPARTAN-II xc2s200 pq208 block diagram

    Abstract: fpga frame buffer vhdl examples
    Text: Spartan-II 2.5V FPGA Family: Functional Description R DS001-2 v2.0 September 18, 2000 Preliminary Product Specification Architectural Description Spartan-II Array The Spartan-II user-programmable gate array, shown in Figure 1, is composed of five major configurable elements:


    Original
    PDF DS001-2 DS001-1, DS001-2, DS001-3, DS001-4, SPARTAN-II xc2s200 pq208 block diagram fpga frame buffer vhdl examples

    Untitled

    Abstract: No abstract text available
    Text: AN 307: Altera Design Flow for Xilinx Users AN-307-7.0 Application Note Introduction Designing for Altera Field Programmable Gate Array devices FPGAs is very similar, in concept and practice, to designing for Xilinx FPGAs. In most cases, you can simply import your register transfer level (RTL) into Altera’s Quartus® II software


    Original
    PDF AN-307-7

    XQR2V3000-4CG717V

    Abstract: XQR2V1000-4BG575R XQR2V6000-4CF1144H XQR2V3000-4CG717M XQR2V1000-4BG575N AH165 CG717 XQR2V3000-4BG728R XQR2V1000-4FG456R XQR2V6000
    Text: R < B L QPro Virtex-II 1.5V Radiation-Hardened QML Platform FPGAs DS124 v1.2 December 4, 2006 Product Specification Summary of Radiation Hardened QPro Virtex-II Features • • • • • • • • • • • • • Industry First Radiation Hardened Platform FPGA


    Original
    PDF DS124 MIL-PRF-38535 XQR2V3000-4CG717V XQR2V1000-4BG575R XQR2V6000-4CF1144H XQR2V3000-4CG717M XQR2V1000-4BG575N AH165 CG717 XQR2V3000-4BG728R XQR2V1000-4FG456R XQR2V6000

    spartan MultiBoot trigger

    Abstract: XA3S250E XA3S500E RPT081 3s250e FGG400 AEC-Q100 DSA00434924 BLVDS-25
    Text: 36 XA Spartan-3E Automotive FPGA Family Data Sheet R DS635 v1.0 August 31, 2007 Product Specification Summary The XA Spartan -3E family of Field-Programmable Gate Arrays (FPGAs) is specifically designed to meet the needs of high-volume, cost-sensitive automotive electronics applications. The five-member family offers densities ranging


    Original
    PDF DS635 AEC-Q100 spartan MultiBoot trigger XA3S250E XA3S500E RPT081 3s250e FGG400 DSA00434924 BLVDS-25

    vhdl code for loop filter of digital PLL

    Abstract: vhdl code for Digital DLL XAPP132 vhdl code for All Digital PLL CLK180 SRL16 XAPP138 vhdl code for phase frequency detector vhdl code for phase shift free vhdl code for pll
    Text: Application Note: Virtex Series R Using the Virtex Delay-Locked Loop XAPP132 v2.8 January 5, 2006 Summary The Virtex FPGA series offers up to eight fully digital dedicated on-chip Delay-Locked Loop (DLL) circuits providing zero propagation delay, low clock skew between output clock signals


    Original
    PDF XAPP132 vhdl code for loop filter of digital PLL vhdl code for Digital DLL XAPP132 vhdl code for All Digital PLL CLK180 SRL16 XAPP138 vhdl code for phase frequency detector vhdl code for phase shift free vhdl code for pll

    XAPP462

    Abstract: written XC3S1000-FT256 XC3S1000-FT256-4 XC3S1000FT256 digital clock vhdl code simple diagram for digital clock xilinx vhdl code for digital clock CLK180 DS099
    Text: Application Note: Spartan-3 and Spartan-3L FPGA Families Using Digital Clock Managers DCMs in Spartan-3 FPGAs R XAPP462 (v1.1) January 5, 2006 Summary Digital Clock Managers (DCMs) provide advanced clocking capabilities to Spartan -3 FPGA applications. DCMs optionally multiply or divide the incoming clock frequency to synthesize a


    Original
    PDF XAPP462 com/bvdocs/appnotes/xapp268 XAPP622: com/bvdocs/appnotes/xapp622 XAPP462 written XC3S1000-FT256 XC3S1000-FT256-4 XC3S1000FT256 digital clock vhdl code simple diagram for digital clock xilinx vhdl code for digital clock CLK180 DS099

    6MBP75RS120

    Abstract: CLK70AA160 PVC7516 6mbp50rs120 Thermistor 15SP 6mbp150rs060 d6650 CLK100AA160 ps12047 PD10016A
    Text: GEI-100364C Supersedes GEI-100364B GE Fuji Drives USA AF-300 P11 User’s Guide 1999, 2000 by GE Fuji Drives USA, Inc. All rights reserved. These instructions do not purport to cover all details or variations in equipment, nor to provide every possible


    Original
    PDF GEI-100364C GEI-100364B AF-300 0-F11 RF3180-F11 RF3100-F11, RF3180-F11) RF3280-F11, RF3400-F11) RF3880-F11) 6MBP75RS120 CLK70AA160 PVC7516 6mbp50rs120 Thermistor 15SP 6mbp150rs060 d6650 CLK100AA160 ps12047 PD10016A

    SI-4446

    Abstract: qfp50
    Text: A8600 Quadruple Output Regulator with Two High-Side Switches, BU/ACC Voltage Detectors, and Mute Delay Features and Benefits Description • Four independent, high current switching regulators • Adjustable 1.0 A/±1.5% always-on asynchronous buck regulator with an integrated 150 mΩ MOSFET SW1


    Original
    PDF A8600 SI-4446 qfp50

    200v dc 10A buck converter

    Abstract: TQFN-EP 28 max2002
    Text: EVALUATION KIT AVAILABLE MAX20021/MAX20022 General Description The MAX20021/ MAX20022 power-management ICs PMICs integrate four low-voltage, high-efficiency, stepdown DC-DC converters. Each of the four outputs is factory or resistor programmable between 1.0V to 4.0V


    Original
    PDF MAX20021/MAX20022 MAX20021/ MAX20022 200v dc 10A buck converter TQFN-EP 28 max2002

    CLK180

    Abstract: MULT18X18 XAPP622 XC2V3000-FF1152 XC2V3000FF1152 sdr receiver
    Text: Application Note: Virtex-II Series R 644-MHz SDR LVDS Transmitter/Receiver Author: Ed McGettigan XAPP622 v1.2 July 2, 2002 Summary This application note describes single data rate (SDR) transmitter and receiver interfaces operating at up to 644 MHz, using 17 Low-Voltage Differential Signaling (LVDS) pairs (one


    Original
    PDF 644-MHz XAPP622 XC2V3000-FF1152 CLK180 MULT18X18 XAPP622 XC2V3000-FF1152 XC2V3000FF1152 sdr receiver

    CLK180

    Abstract: ICS672-01 ICS672-02
    Text: DATASHEET ICS672-01/02 QUADRACLOCK QUADRATURE DELAY BUFFER Description Features The ICS672-01/02 are zero delay buffers that generate four output clocks whose phases are spaced at 90° intervals. Based on IDT’s proprietary low jitter Phase-Locked Loop PLL techniques, each device provides five low-skew


    Original
    PDF ICS672-01/02 ICS672-01/02 ICS672-01 ICS672-02. CLK180 ICS672-01 ICS672-02

    Untitled

    Abstract: No abstract text available
    Text: R < B L B XA Spartan-3A Automotive FPGA Family Data Sheet DS681 v1.0 April 30, 2008 Product Specification Summary The XA Spartan -3A family of Field-Programmable Gate Arrays (FPGAs) solves the design challenges in most high-volume, cost-sensitive, I/O-intensive automotive


    Original
    PDF DS681 AEC-Q100