Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    XAPP7 Search Results

    XAPP7 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    COOLRUNNER-II ucf file

    Abstract: COOLRUNNER-II examples XC2C32A LVCMOS25 LVCMOS33 level shifter 5V to 3.3V XAPP341 LVCMOS18 LVCMOS15 XAPP785
    Text: Application Note: CoolRunner-II Level Translation Using Xilinx CoolRunner-II CPLDs R XAPP785 v1.0 June 22, 2005 Summary As electronic design has advanced over the years, more and more I/O standards have been created. Since the days when the 5V CMOS and TTL standards were the prevalent standards


    Original
    PDF XAPP785 COOLRUNNER-II ucf file COOLRUNNER-II examples XC2C32A LVCMOS25 LVCMOS33 level shifter 5V to 3.3V XAPP341 LVCMOS18 LVCMOS15 XAPP785

    QDR pcb layout

    Abstract: XAPP750 UG002 CLK180 FF1152 K7R323684M K7R323684M-FC20 XC2VP20 phase control trailing edge schematic D0DCM
    Text: Application Note: Virtex-II Series R XAPP750 v1.0 May 24, 2004 Summary QDR II SRAM Local Clocking Interface for Virtex-II Pro Devices Author: Olivier Despaux This application note describes a 200 MHz four-word burst QDR II SRAM interface implemented in a Virtex-II Pro XC2VP20 FF1152 –6 device. This implementation uses local


    Original
    PDF XAPP750 XC2VP20 FF1152 K7R323684M-FC20 40Interface QDR pcb layout XAPP750 UG002 CLK180 FF1152 K7R323684M phase control trailing edge schematic D0DCM

    IDELAY

    Abstract: XAPP701 xilinx mig user interface design A596 DS302 UG070 XAPP702 X701
    Text: Application Note: Virtex-4 Family R XAPP701 v2.0 March 12, 2007 DDR2 SDRAM Physical Layer Using Direct-Clocking Technique Author: Tze Yi Yeoh Summary This application note describes the DDR2 SDRAM physical layer design using the direct-clocking technique in a VirtexTM-4 device. The direct-clocking technique utilizes some of


    Original
    PDF XAPP701 64-tap IDELAY XAPP701 xilinx mig user interface design A596 DS302 UG070 XAPP702 X701

    XAPP759

    Abstract: verilog code for fibre channel 1000BASE-X PPC405 Virtex-II Pro and Virtex-II Pro X Platform FPGAs Xuint32 CPCS BOARD POWER SUPPLY ML323 1000base-x xilinx DS264
    Text: Application Note: Virtex-II Pro Family R Configurable Physical Coding Sublayer Author: Dai Huang, Jack Lo, and Shalin Sheth XAPP759 v1.1 March 4, 2005 Summary This application note describes a Configurable Physical Coding Sublayer (CPCS) reference design that extends the functionality of the Xilinx RocketIO multi-gigabit transceiver (MGT)


    Original
    PDF XAPP759 XAPP662: com/bvdocs/appnotes/xapp662 XAPP672: com/bvdocs/appnotes/xapp672 DS083: com/bvdocs/publications/ds083 ML321 XAPP759 verilog code for fibre channel 1000BASE-X PPC405 Virtex-II Pro and Virtex-II Pro X Platform FPGAs Xuint32 CPCS BOARD POWER SUPPLY ML323 1000base-x xilinx DS264

    XC4VLX25-FF668

    Abstract: MT49H16M18FM-25 XAPP701 XC4VLX25 xilinx mig user interface design xc4vlx25ff668 X710 XAPP710 xilinx mig 020421
    Text: Application Note: Virtex-4 Family R XAPP710 v1.4 April 28, 2008 Synthesizable CIO DDR RLDRAM II Controller for Virtex-4 FPGAs Author: Benoit Payette Summary This application note describes how to use a Virtex -4 device to interface to Common I/O (CIO) Double Data Rate (DDR) Reduced Latency DRAM (RLDRAM II) devices. The reference design


    Original
    PDF XAPP710 XC4VLX25-FF668 MT49H16M18FM-25 XAPP701 XC4VLX25 xilinx mig user interface design xc4vlx25ff668 X710 XAPP710 xilinx mig 020421

    ISERDES

    Abstract: ISERDES spartan 6 OSERDES SRL16 XAPP721
    Text: Application Note: Virtex-4 FPGAs R XAPP721 v2.2 July 29, 2009 High-Performance DDR2 SDRAM Interface Data Capture Using ISERDES and OSERDES Author: Maria George Summary This application note describes a data capture technique for a high-performance DDR2 SDRAM interface. This technique uses the Input Serializer/Deserializer (ISERDES) and Output


    Original
    PDF XAPP721 64-Bit 72-Bit ISERDES ISERDES spartan 6 OSERDES SRL16 XAPP721

    XAPP753

    Abstract: ISERDES OSERDES TMSC6000 RAMB16 TMS320C64xx cpu XC4VLX25 microblaze block architecture IPC-2141 NEWNES RADIO
    Text: Interfacing Xilinx FPGAs to TI DSP Platforms Using the EMIF Application Note XAPP753 v2.0.1 January 29, 2007 R R Xilinx is disclosing this Specification to you solely for use in the development of designs to operate on Xilinx FPGAs. Except as stated herein,


    Original
    PDF XAPP753 IPC-2141 IPC-D-317A, 0-13-084408-x) XAPP753 ISERDES OSERDES TMSC6000 RAMB16 TMS320C64xx cpu XC4VLX25 microblaze block architecture NEWNES RADIO

    XAPP799

    Abstract: Port Expander 32 bit COOLRUNNER-II example led XC2C32A i2c master verilog code GP10 LVCMOS15 LVCMOS25 LVCMOS33 verilog code for I2C MASTER slave
    Text: Application Note: CPLD R An SMBus/I2C-Compatible Port Expander XAPP799 v1.1.1 June 4, 2008 Summary Today’s microcontrollers and microprocessors often limit the number of General Purpose I/O (GPIO) ports in order to conserve pin count and to reduce package sizes. Unfortunately, for


    Original
    PDF XAPP799 XC2C32A XAPP799 Port Expander 32 bit COOLRUNNER-II example led i2c master verilog code GP10 LVCMOS15 LVCMOS25 LVCMOS33 verilog code for I2C MASTER slave

    vhdl code for lvds driver

    Abstract: XC2VP20FF896 XC2VP20-FF896 XAPP230 XAPP268 XAPP756 prbs pattern generator using vhdl MULT18X18S ROCKETIO 320M
    Text: Application Note: Virtex-II Pro Family Transmitting DDR Data Between LVDS and RocketIO CML Devices R XAPP756 v1.0 November 4, 2004 Author: Martin Kellermann Summary The serial transfer of data between devices on a board or cards on a backplane using the LVDS


    Original
    PDF XAPP756 XAPP268: UG024: XAPP230: vhdl code for lvds driver XC2VP20FF896 XC2VP20-FF896 XAPP230 XAPP268 XAPP756 prbs pattern generator using vhdl MULT18X18S ROCKETIO 320M

    C5-M3

    Abstract: XAPP715 XC4VLX15
    Text: Application Note: Virtex-4 and Virtex-II Pro FPGAs R Multiple Bit Error Correction Author: Simon Tam XAPP715 v1.0 November 15, 2004 Summary In high-reliability aerospace, avionics, and military applications, single error correction (SEC) and double error detection (DED) may not provide adequate protection against SDRAM


    Original
    PDF XAPP715 EE387 edu/class/ee387/2003/rm C5-M3 XAPP715 XC4VLX15

    12-bit ADC interface vhdl code for FPGA

    Abstract: 12-bit ADC interface vhdl complete code for FPGA verilog code for 8 bit shift register theory IPC-2141 VHDL code for high speed ADCs using SPI with FPGA ADC Verilog Implementation XAPP268 XAPP774 emif vhdl fpga XAPP623
    Text: Application Note: Virtex-II, Virtex-II Pro, and Spartan-3 Families Connecting Xilinx FPGAs to Texas Instruments ADS527x Series ADCs R XAPP774 v1.2 February 23, 2006 Author: Marc Defossez Summary This application note describes how to connect a high-speed Texas Instruments (TI) ADS5273


    Original
    PDF ADS527x XAPP774 ADS5273 12-bit 12-bit ADC interface vhdl code for FPGA 12-bit ADC interface vhdl complete code for FPGA verilog code for 8 bit shift register theory IPC-2141 VHDL code for high speed ADCs using SPI with FPGA ADC Verilog Implementation XAPP268 XAPP774 emif vhdl fpga XAPP623

    XAPP678C

    Abstract: XAPP678 XAPP688 MT49H8M36 MT49H8M36FM-33 XAPP688C XAPP771 synchronous fifo design in verilog RLDRAM MT49H8M36FM-33 IT
    Text: Application Note: Virtex-II Pro Devices R XAPP771 v1.0 June 13, 2005 Synthesizable CIO DDR RLDRAM II Controller for Virtex-II Pro FPGAs Author: Rodrigo Angel Summary This application note describes how to use a Virtex -II Pro device to interface to Common I/O


    Original
    PDF XAPP771 XAPP678C, XAPP688C, XAPP688 UG141, ML367 com/userguides/ug141 XAPP678C XAPP678 MT49H8M36 MT49H8M36FM-33 XAPP688C XAPP771 synchronous fifo design in verilog RLDRAM MT49H8M36FM-33 IT

    vhdl source code for i2c optic

    Abstract: IPC-2141 TZA3015HW william orr tza3015 register electronica digital RF transmitter dr1 CLK180 XAPP265 XAPP268
    Text: Application Note: Virtex-II and Virtex-II Pro Families Connecting Xilinx FPGAs to the Philips A-rate Fibre Optic Transceiver R XAPP764 v1.0 May 25, 2004 Summary This application note shows how a Xilinx Virtex -II or Virtex-II Pro™ device can connect to a


    Original
    PDF XAPP764 TZA3015HW TZA3015HW. TZA3015HW 0-13-084408-x) vhdl source code for i2c optic IPC-2141 william orr tza3015 register electronica digital RF transmitter dr1 CLK180 XAPP265 XAPP268

    xilinx mig user interface design

    Abstract: OSERDES 128 MB DDR2 SDRAM ddr2 ram XAPP721 XAPP723
    Text: Application Note: Virtex-4 FPGAs R XAPP723 v1.4 October 17, 2007 DDR2 Controller (267 MHz and Above) Using Virtex-4 Devices Author: Karthi Palanisamy Summary DDR2 SDRAM devices offer new features that go beyond the DDR SDRAM specification and enable the DDR2 device to operate at data rates of 666 Mb/s. High data rates require higher


    Original
    PDF XAPP723 64-Bit 72-nit xilinx mig user interface design OSERDES 128 MB DDR2 SDRAM ddr2 ram XAPP721 XAPP723

    2VP20

    Abstract: 2VP70 2VP30 2vp40 DS083 PPC405 XAPP755 powerpc 405 CPMC405CLOCK 2VP100
    Text: Application Note: Virtex-II Pro Family PowerPC 405 Clock Macro for -7 C and -6(I) Speed Grade Dual-Processor Devices R XAPP755 (v1.2) February 8, 2006 Summary Author: Kraig Lund The embedded PowerPC 405 processor blocks in Virtex-II Pro™ devices with -7 speed


    Original
    PDF XAPP755 XC2VP100 2VP20 2VP70 2VP30 2vp40 DS083 PPC405 XAPP755 powerpc 405 CPMC405CLOCK 2VP100

    ML403

    Abstract: verilog for 8 point dct in xilinx Xint32 UART ml403 vhdl vga IDCT Virtex-4 Platform FPGAs TFT APU FCM PPC405 UG073
    Text: Application Note: Virtex-4 FX Family Accelerated System Performance with the APU Controller and XtremeDSP Slices R XAPP717 v1.1.1 Sept. 29, 2005 Author: Harn Hua Ng and Latha Pillai Summary Portions of certain software applications that are implemented in software can run faster by


    Original
    PDF XAPP717 PPC405) DSP48) sobvdocs/userguides/ug082 UG111: UG073: com/bvdocs/userguides/ug073 ML403 verilog for 8 point dct in xilinx Xint32 UART ml403 vhdl vga IDCT Virtex-4 Platform FPGAs TFT APU FCM PPC405 UG073

    XAPP702

    Abstract: 128 MB DDR2 SDRAM ddr2 ram ISERDES XAPP701 XAPP721
    Text: Application Note: Virtex-4 Family R DDR2 Controller Using Virtex-4 Devices Author: Tze Yi Yeoh XAPP702 v1.8 April 23, 2007 Summary DDR2 SDRAM devices offer new features that surpass the DDR SDRAM specifications and enable a DDR2 device to operate at data rates of 400 Mb/s and above. High data rates demand


    Original
    PDF XAPP702 XAPP702 128 MB DDR2 SDRAM ddr2 ram ISERDES XAPP701 XAPP721

    XAPP779

    Abstract: UG156 SRL16 voter UG002 XQR2V6000 XQR2V1000 2V1000
    Text: Application Note: Virtex-II FPGAs R XAPP779 v1.1 February 19, 2007 Summary Correcting Single-Event Upsets in Virtex-II Platform FPGA Configuration Memory Authors: Brendan Bridgford, Carl Carmichael, Chen Wei Tseng Designers of space-based application must be concerned with the effect of single-event upsets


    Original
    PDF XAPP779 XAPP779 UG156 SRL16 voter UG002 XQR2V6000 XQR2V1000 2V1000

    TLH-4986

    Abstract: Rayovac BR1225 tadiran XAPP766 Data Encryption Standard DES efuse Ralf BR1225 Rayovac
    Text: Application Note: Virtex-II Series R XAPP766 v1.0 July 8, 2004 Using High Security Features in Virtex-II Series FPGAs Author: Ralf Krueger Summary This application note shows how a designer can very simply implement a battery with the Virtex -II series FPGAs for high bitstream security. It shows a number of Xilinx recommended


    Original
    PDF XAPP766 TLH-4986 Rayovac BR1225 tadiran XAPP766 Data Encryption Standard DES efuse Ralf BR1225 Rayovac

    verilog code for longest prefix matching

    Abstract: vhdl code for longest prefix matching longest prefix matching algorithm code longest prefix matching algorithm ML403 verilog code 8 bit LFSR PPC405 RAMB16 XAPP738 XC4VFX12
    Text: Application Note: Virtex-4 FPGA Family Code Acceleration with an APU Coprocessor: a Case Study of an LPM Algorithm R XAPP738 v1.0 February 22, 2008 Summary Contact: Glenn Steiner In network address routing, an IP packet is routed to a specific destination based on its IP


    Original
    PDF XAPP738 verilog code for longest prefix matching vhdl code for longest prefix matching longest prefix matching algorithm code longest prefix matching algorithm ML403 verilog code 8 bit LFSR PPC405 RAMB16 XAPP738 XC4VFX12

    ML405

    Abstract: "Galois Field Multiplier" verilog RAID6 SATA hard disk controller XILINX ML405 DS11 DSP48 PPC405 XAPP535 XAPP731
    Text: Application Note: Virtex-4 Family R XAPP731 v1.1 March 20, 2007 Summary Hardware Accelerator for RAID6 Parity Generation / Data Recovery Controller Author: Matt DiPaolo A Redundant Array of Independent Disks (RAID) array is a hard-disk drive (HDD) array where


    Original
    PDF XAPP731 library/3298 XAPP535, com/bvdocs/appnotes/xapp535 XAPP536, com/bvdocs/appnotes/xapp536 UG073, com/bvdocs/appnotes/ug073 ML405 "Galois Field Multiplier" verilog RAID6 SATA hard disk controller XILINX ML405 DS11 DSP48 PPC405 XAPP535

    verilog code of prbs pattern generator

    Abstract: free verilog code of prbs pattern generator verilog code 16 bit LFSR in PRBS VHDL CODE FOR 16 bit LFSR in PRBS verilog code 16 bit LFSR verilog code 8 bit LFSR in scrambler vhdl code for 16 prbs generator vhdl code 16 bit LFSR prbs pattern generator prbs using lfsr
    Text: Application Note: Virtex-4 Family of FPGAs R Virtex-4 RocketIO Bit-Error Rate Tester Author: Vinod Kumar Venkatavaradan XAPP713 v1.1 April 18, 2007 Summary This application note describes the implementation of a Virtex -4 RocketIO™ bit-error rate tester (XBERT) reference design. The XBERT reference design generates and verifies nonencoded or 8B/10B-encoded high-speed serial data on one or multiple point-to-point links


    Original
    PDF XAPP713 8B/10B-encoded 40-bit verilog code of prbs pattern generator free verilog code of prbs pattern generator verilog code 16 bit LFSR in PRBS VHDL CODE FOR 16 bit LFSR in PRBS verilog code 16 bit LFSR verilog code 8 bit LFSR in scrambler vhdl code for 16 prbs generator vhdl code 16 bit LFSR prbs pattern generator prbs using lfsr

    XAPP778

    Abstract: interrupt controller vhdl code download 0X0700 interrupt controller in vhdl code interrupt controller vhdl code interrupt in embedded system PPC405 Xuint32 RS232-UART microblaze
    Text: Application Note: Embedded Hardware Systems R XAPP778 v1.0 January 11, 2005 Using and Creating Interrupt-Based Systems Author: Paul Glover Summary This application note describes how to properly set up external and internal interrupts in an embedded hardware system. Use of an interrupt controller to manage more than one interrupt


    Original
    PDF XAPP778 XAPP778 interrupt controller vhdl code download 0X0700 interrupt controller in vhdl code interrupt controller vhdl code interrupt in embedded system PPC405 Xuint32 RS232-UART microblaze

    Applications of "XOR Gate"

    Abstract: mixed signal fpga datasheet XAPP776 Pulse generator circuit
    Text: Application Note: Virtex-II Pro X Family R XAPP776 v1.0 April 4, 2005 AC Coupling Bypass for High-Speed Digitizing on Virtex-II Pro X FPGAs Author: Tim Hagen Summary This application note describes a method for bypassing the AC coupling in Virtex -II Pro X


    Original
    PDF XAPP776 Applications of "XOR Gate" mixed signal fpga datasheet XAPP776 Pulse generator circuit