Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    VITERBI DECODER SOFT BIT Search Results

    VITERBI DECODER SOFT BIT Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    GCJ31BR7LV223KW01K Murata Manufacturing Co Ltd Soft Termination Chip Multilayer Ceramic Capacitors for Automotive Visit Murata Manufacturing Co Ltd
    GCJ43DR7LV224KW01K Murata Manufacturing Co Ltd Soft Termination Chip Multilayer Ceramic Capacitors for Automotive Visit Murata Manufacturing Co Ltd
    GRJ43DR7LV224KW01K Murata Manufacturing Co Ltd Chip Multilayer Ceramic Capacitors with Soft Termination for General Purpose Visit Murata Manufacturing Co Ltd
    GCJ31BR7LV153KW01L Murata Manufacturing Co Ltd Soft Termination Chip Multilayer Ceramic Capacitors for Automotive Visit Murata Manufacturing Co Ltd
    GCJ32QR7LV683KW01L Murata Manufacturing Co Ltd Soft Termination Chip Multilayer Ceramic Capacitors for Automotive Visit Murata Manufacturing Co Ltd

    VITERBI DECODER SOFT BIT Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    EPF10K30ETC144-1

    Abstract: EPF10K50ETC144-1 EPF20K EP20K100E EP20K60E EPF10K100EQC208-1
    Text: White Paper Area Optimized Soft Decision Viterbi Decoder Functions Introduction The Altera® area optimized, soft decision Viterbi decoder HammerCores are optimized for APEX 20K, FLEX®10K and FLEX 6000 devices. You can parameterize the devices by implementing any number of standard decoders or you


    Original
    APEXTM20K, EPF10K30ETC144-1 EPF10K50ETC144-1 EPF20K EP20K100E EP20K60E EPF10K100EQC208-1 PDF

    6L6GA

    Abstract: branch metric return to zero decoder Viterbi Decoder viterbi decoder soft bit 10K30E viterbi
    Text: HammerCores by Altera White Paper Viterbi Decoders Introduction The Hammercores by Altera high performance, soft decision Viterbi decoder cores are optimized for Altera ® TM FLEX 6000, FLEX 10K and APEX 20K devices. They are user parameterized to implement any number of


    Original
    PDF

    X9009

    Abstract: verilog code for BPSK qpsk implementation using verilog qpsk modulation VHDL CODE branch metric 2 bit address decoder coding using verilog hdl BPSK modulation VHDL CODE verilog code for branch metric unit branch metric unit VHDL coding verilog code for digital modulation
    Text: Soft-Decision Viterbi Decoder April 19, 1999 Product Specification AllianceCORE Facts Applications Core Specifics Supported Family Virtex Device Tested V50-6 CLB Slices 241 Clock IOBs 1 IOBs1 9 Performance MHz 63 Xilinx Core Tools M1.5i Special Features


    Original
    V50-6 X9009 verilog code for BPSK qpsk implementation using verilog qpsk modulation VHDL CODE branch metric 2 bit address decoder coding using verilog hdl BPSK modulation VHDL CODE verilog code for branch metric unit branch metric unit VHDL coding verilog code for digital modulation PDF

    5 to 32 decoder using 3 to 8 decoder vhdl code

    Abstract: branch metric BPSK modulation VHDL CODE verilog code for BPSK 5 to 32 decoder using 3 to 8 decoder verilog qpsk modulation VHDL CODE QPSK using xilinx vhdl code for modulation X9009 Viterbi Decoder
    Text: Soft-Decision Viterbi Decoder January 10, 2000 Product Specification AllianceCORE Facts CAST, Inc. 24 White Birch Drive Pomona, New York 10907 USA Phone: +1 914-354-4945 Fax: +1 914-354-0325 E-Mail: info@cast-inc.com URL: www.cast-inc.com Features • •


    Original
    PDF

    STEL-5269 512

    Abstract: AN 5269 qpsk transmitter STEL-5269 74HC74 decoder STEL-5268 convolutional convolutional encoder interleaving bpsk modulator STEL-5269+512
    Text: STEL-5269+512 Data Sheet STEL-5269+512 Convolutional Encoder Viterbi Decoder R FEATURES • CONSTRAINT LENGTH 7 ■ CODING RATES 1/2 AND 1/3 ■ THREE BIT SOFT-DECISION INPUTS IN ■ CODING GAIN OF 6.0 dB AT 10–5 BER, RATE 1/3 ■ INDUSTRY STANDARD POLYNOMIALS


    Original
    STEL-5269 STEL-5269 512 AN 5269 qpsk transmitter 74HC74 decoder STEL-5268 convolutional convolutional encoder interleaving bpsk modulator STEL-5269+512 PDF

    scrambler v.35 algorithm

    Abstract: scrambler satellite v.35 scrambler v.35 diagram CNT-240 STEL-2070A bpsk modulator low frequency bpsk modulator ic CNT2423-0 CNT160 convolutional
    Text: STEL-2070A Data Sheet STEL-2070A Dual Constraint Length K=7,9 Convolutional Encoder Viterbi Decoder R FEATURES • Dual Constraint Length: 7 or 9 ■ Coding Gain: 5.2 dB (@ 10-5 BER, K = 7) ■ Rate 1/2 6.0 dB (@ 10-5 BER, K = 9) ■ Three Bit Soft Decision Inputs in Signed


    Original
    STEL-2070A scrambler v.35 algorithm scrambler satellite v.35 scrambler v.35 diagram CNT-240 STEL-2070A bpsk modulator low frequency bpsk modulator ic CNT2423-0 CNT160 convolutional PDF

    XCV5LX50

    Abstract: branch metric parallel viterbi convolution Convolutional Encoding Viterbi Decoding Using DSP
    Text: Viterbi Decoder v6.1 DS247 May 17, 2006 Product Specification Introduction The Viterbi Decoder is used in many Forward Error Correction FEC applications and in systems where data are transmitted and subject to errors before reception. The Viterbi Decoder is compatible with many


    Original
    DS247 IESS-308/309. XCV5LX50 branch metric parallel viterbi convolution Convolutional Encoding Viterbi Decoding Using DSP PDF

    MIL-STD-188-182

    Abstract: MIL-STD-188-183 MIL-STD-188-183A MIl-STD-188-181B MIL-STD-188-181 16 bit qpsk VHDL CODE MIl-STD-188181B MIL-STD 188-181B Convolutional Viterbi Decoder
    Text: Dual Constraint Length Viterbi Decoder March, 1999, ver. 2.1.1_ Data Sheet PN F805SC Target Applications: Features Communications Satellite Communications MIL-STD-188-181 MIL-STD-188-182 MIL-STD-188-183 PLD Provides ASIC Performance plus Software Flexibility


    Original
    F805SC) MIL-STD-188-181 MIL-STD-188-182 MIL-STD-188-183 860-ming MIL-STD-188-182 MIL-STD-188-183 MIL-STD-188-183A MIl-STD-188-181B MIL-STD-188-181 16 bit qpsk VHDL CODE MIl-STD-188181B MIL-STD 188-181B Convolutional Viterbi Decoder PDF

    Viterbi Trellis Decoder

    Abstract: Viterbi Decoder branch metric viterbi algorithm Convolutional LFX1200B polynomials parallel viterbi convolution viterbi viterbi convolution
    Text: Viterbi Decoder March 2003 IP Data Sheet Features General Description • Parameterizable Viterbi decoder Viterbi decoding is an efficient algorithm for decoding convolutionally encoded sequences. In the Viterbi Decoder, the convolutional code sequences that have been corrupted by channel noise are decoded back to their original


    Original
    LFX1200B, FE680, Viterbi Trellis Decoder Viterbi Decoder branch metric viterbi algorithm Convolutional LFX1200B polynomials parallel viterbi convolution viterbi viterbi convolution PDF

    about the decoder ic

    Abstract: ic 7495 shift registers SC140 SP10 SP11 SP12 SP14 Viterbi Trellis Decoder
    Text: Freescale Semiconductor, Inc. How to Implement a Viterbi Decoder on the StarCore SC140 Freescale Semiconductor, Inc. Application Note Abstract The application note describes how to implement an efficient Viterbi decoder on the StarCore SC140. It begins with an overview of convolutional encoding and


    Original
    SC140 SC140. SC140 about the decoder ic ic 7495 shift registers SP10 SP11 SP12 SP14 Viterbi Trellis Decoder PDF

    branch metric

    Abstract: Convolutional Encoder details and application GSM Viterbi SC140 SP10 SP11 SP12 SP14
    Text: Freescale Semiconductor, Inc. How to Implement a Viterbi Decoder on the StarCore SC140 Freescale Semiconductor, nc. I Application Note Abstract The application note describes how to implement an efficient Viterbi decoder on the StarCore SC140. It begins with an overview of convolutional encoding and


    Original
    SC140 SC140. SC140 branch metric Convolutional Encoder details and application GSM Viterbi SP10 SP11 SP12 SP14 PDF

    GSM Viterbi

    Abstract: Viterbi Decoder Trellis branch metric Convolutional trellis 5/6 decoder viterbi Viterbi Trellis Decoder SC140 SP10
    Text: How to Implement a Viterbi Decoder on the StarCore SC140 Application Note Abstract The application note describes how to implement an efficient Viterbi decoder on the StarCore SC140. It begins with an overview of convolutional encoding and Viterbi decoding. The overview is followed by a description of the StarCore


    Original
    SC140 SC140. SC140 GSM Viterbi Viterbi Decoder Trellis branch metric Convolutional trellis 5/6 decoder viterbi Viterbi Trellis Decoder SP10 PDF

    Trellis

    Abstract: viterbi IESS-308/309 Viterbi Trellis Decoder viterbi decoder for tcm decoders viterbi convolution express card DVB IESS-308/309 XAPP551 XC3S100E
    Text: Viterbi Decoder v6.2 DS247 October 10, 2007 Product Specification Introduction The Viterbi Decoder is used in many Forward Error Correction FEC applications and in systems where data are transmitted and subject to errors before reception. The Viterbi Decoder is compatible with many


    Original
    DS247 IESS-308/309. Trellis viterbi IESS-308/309 Viterbi Trellis Decoder viterbi decoder for tcm decoders viterbi convolution express card DVB IESS-308/309 XAPP551 XC3S100E PDF

    Viterbi Trellis Decoder

    Abstract: IESS-308/309 phase noise 5VLX30 IESS-308/309 viterbi IESS-308/309 FPGA Virtex-6 LXT 6VLX75T viterbi convolution spartan-6fpgas Viterbi Decoder
    Text: Viterbi Decoder v7.0 DS247 June 24, 2009 Product Specification Introduction The Viterbi Decoder is used in many Forward Error Correction FEC applications and in systems where data are transmitted and subject to errors before reception. The Viterbi Decoder is compatible with many


    Original
    DS247 IESS-308/309. Viterbi Trellis Decoder IESS-308/309 phase noise 5VLX30 IESS-308/309 viterbi IESS-308/309 FPGA Virtex-6 LXT 6VLX75T viterbi convolution spartan-6fpgas Viterbi Decoder PDF

    Untitled

    Abstract: No abstract text available
    Text: ispLever CORE TM Viterbi Decoder User’s Guide October 2005 ipug04_02.0 Lattice Semiconductor Viterbi Decoder User’s Guide Introduction Lattice’s Viterbi Decoder core is a parameterizable core for decoding different combinations of convolutionally encoded sequences. The decoder core supports various code rates, constraint lengths and generator polynomials.


    Original
    ipug04 LFX1200B, FE680, PDF

    Untitled

    Abstract: No abstract text available
    Text: Block Viterbi Decoder User’s Guide June 2010 IPUG32_02.7 Table of Contents Chapter 1. Introduction . 4 Quick Facts . 4


    Original
    IPUG32 2004-OFDM LFXP2-17E-7F484C D-2009 12L-1 PDF

    specifications of ic 1408

    Abstract: Turbo IC SPRU190 TMS320C6000 TMS320C6416 convolutional encoder interleaving probability distribution function
    Text: Application Report SPRA974 − November 2003 TMS320C6416 Coprocessors and Bit Error Rates Sebastien Tomas, Mattias Ahnoff, Patrick Geremia, Pierre Bertrand Wireless Infrastructure ABSTRACT The turbo and viterbi coprocessors TCP/VCP are programmable peripherals used to


    Original
    SPRA974 TMS320C6416 IS2000/3GPP specifications of ic 1408 Turbo IC SPRU190 TMS320C6000 convolutional encoder interleaving probability distribution function PDF

    DEMODULATOR PSK-8

    Abstract: 16-PSK 16PSK CS3410 Viterbi Decoder viterbi decoder for tcm decoders IESS-308/309 tcm 5/6 decoder branch metric Viterbi Trellis Decoder
    Text: CS3410 TM High Speed Viterbi/TCM Decoder Virtual Components for the Converging World The CS3410 Viterbi/TCM Decoder is a high performance implementation suitable for a range of Forward Error Correction applications. This highly integrated Application Specific Virtual Component ASVC can be used in


    Original
    CS3410 CS3410 DS3410 DEMODULATOR PSK-8 16-PSK 16PSK Viterbi Decoder viterbi decoder for tcm decoders IESS-308/309 tcm 5/6 decoder branch metric Viterbi Trellis Decoder PDF

    16-PSK

    Abstract: 16PSK viterbi decoder for tcm decoders branch metric XOR 7486 CS3410 64 tcm trellis differential encoder for psk Convolutional Encoder viterbi IESS-308/309
    Text: CS3410 TM High Speed Viterbi/TCM Decoder Virtual Components for the Converging World The CS3410 Viterbi/TCM Decoder is a high performance implementation suitable for a range of Forward Error Correction applications. This highly integrated Application Specific Virtual Component ASVC can be used in


    Original
    CS3410 CS3410 De256 DS3410-a 16-PSK 16PSK viterbi decoder for tcm decoders branch metric XOR 7486 64 tcm trellis differential encoder for psk Convolutional Encoder viterbi IESS-308/309 PDF

    matched filter matlab codes

    Abstract: matched filter hdl codes branch metric Viterbi Decoder viterbi matlab
    Text: Viterbi Compiler MegaCore Function June 2001 User Guide 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com A-UG-VITERBI-2.1 Viterbi Compiler MegaCore Function User Guide Altera, ACEX, APEX, APEX 20K, FLEX, FLEX 10KE, MAX+PLUS II, MegaCore, MegaWizard, OpenCore, Quartus, and Quartus II


    Original
    PDF

    viterbi decoder for tcm decoders using verilog

    Abstract: soft 16 QAM modulation matlab code 16 QAM modulation verilog code trellis code modulation 5/6 decoder verilog code for TCM decoder bpsk simulink matlab viterbi decoder for tcm decoders vhdl code for modulation Viterbi Trellis Decoder vhdl code for probability finder
    Text: Viterbi Compiler User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com MegaCore Version: Document Date: 10.0 July 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    Puncturing vhdl

    Abstract: verilog code for BPSK matched filter hdl codes binary multiplier gf Vhdl code Convolutional Puncturing Pattern convolutional viterbi viterbi algorithm tcl script ModelSim
    Text: Viterbi Compiler MegaCore Function November 2001 User Guide 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com A-UG-VITERBI-3.0 Viterbi Compiler MegaCore Function User Guide Copyright  2001 Altera Corporation. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all


    Original
    00e-01 00e-02 00e-03 00e-04 00e-05 00e-06 00e-07 Puncturing vhdl verilog code for BPSK matched filter hdl codes binary multiplier gf Vhdl code Convolutional Puncturing Pattern convolutional viterbi viterbi algorithm tcl script ModelSim PDF

    matched filter matlab codes

    Abstract: vhdl code for probability finder soft 16 QAM modulation matlab code 16 QAM modulation verilog code bpsk simulink matlab matched filter simulink 16 psk BPSK modulation VHDL CODE vhdl code for bpsk modulation 16 QAM modulation matlab code
    Text: Viterbi Compiler User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com MegaCore Version: Document Date: 9.1 November 2009 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    CMX618

    Abstract: Voice encryption cmx618l4 RALCWI Vocoder Integrated Voice Codec Voice Activity Detector cmx608 speech scrambler CMX618Q3 VOCODER voice scrambling
    Text: Product Preview RALCWI Vocoder CMX608/CMX618 July 2007/6 CMX608 RALCWI Low Bit Rate Vocoder CMX618 RALCWI Low Bit Rate Vocoder with integrated Voice Codec Features • • • • • • • • • • • Applications Near toll quality RALCWI coding algorithm


    Original
    CMX608/CMX618 CMX608 CMX618 CMX7141 CMX618) CMX618 Voice encryption cmx618l4 RALCWI Vocoder Integrated Voice Codec Voice Activity Detector speech scrambler CMX618Q3 VOCODER voice scrambling PDF