hapstrak
Abstract: Synplify tmr Synplicity* haps encounter conformal equivalence check user guide Verilog code subtractor "module compiler" A3P400 implementing ALU with adder/subtractor CL169 MF138
Text: Synopsys FPGA Synthesis Synplify Pro Actel Edition User Guide October 2009 http://www.solvnet.com Disclaimer of Warranty Synopsys, Inc. makes no representations or warranties, either expressed or implied, by or with respect to anything in this manual, and shall not be liable
|
Original
|
|
PDF
|
Synplify tmr
Abstract: combinational logic circuit project voting elements 40MX 54SX AC139
Text: Application Note AC139 Using Synplify to Design in Actel Radiation-Hardened FPGAs In t ro d u c t i o n Actel’s RadHard and RadTolerant FPGAs offer advantages for applications in commercial and military satellites, deep space probes, and all types of military and high reliability
|
Original
|
AC139
Synplify tmr
combinational logic circuit project
voting elements
40MX
54SX
AC139
|
PDF
|
Synplify tmr
Abstract: aadl sequential logic
Text: v3.0 9-2-98 Appl i cat i o n N ot e Minimizing Single Event Upset Effects Using Synplicity This application note gives an overview of some single event upset SEU resistant design techniques and describes how to implement these techniques using Synplicity Synplify 3.0C
|
Original
|
|
PDF
|
Synplify tmr
Abstract: voting elements 40MX 54SX combinational logic circuit project
Text: A ppl i cati on N ot e Using Synplify to Design in Actel Radiation-Hardened FPGAs In t ro d u c t i o n Actel’s RadHard and RadTolerant FPGAs offer advantages for applications in commercial and military satellites, deep space probes, and all types of military and high reliability
|
Original
|
|
PDF
|
AC201
Abstract: A54SX72* radiation Synplify tmr fpga radiation A54SX08 A54SX08A A54SX16 A54SX16A A54SX32A AX125
Text: Application Note AC201 Maximizing Logic Utilization in eX, SX, SX-A, and Axcelerator FPGA Devices Using CC Macros Introduction Typically, designers use logic optimization techniques to minimize logic resources, allowing the design to fit into a specific field-programmable gate array FPGA . This application note introduces an optimization
|
Original
|
AC201
AC201
A54SX72* radiation
Synplify tmr
fpga radiation
A54SX08
A54SX08A
A54SX16
A54SX16A
A54SX32A
AX125
|
PDF
|
highway speed checker advantages
Abstract: Synplify tmr Single Event Latchup ax2000 FG896 FG676 leonard RT14100 Silicon Sculptor II
Text: FPGA Development Software Protocol Design Services Intellectual Property Real Time Verification/Programming Everything You Need to Get the Job Done Make Protocol Your Product Design Outsourcing Partner! Enabling System Level Integration netlist viewer, allowing the user to see their design
|
Original
|
64-bit
200MHz)
A42MX24,
A42MX36)
560-bit
A42MX09,
A42MX16,
highway speed checker advantages
Synplify tmr
Single Event Latchup ax2000
FG896
FG676
leonard
RT14100
Silicon Sculptor II
|
PDF
|
AX2000-CQ256
Abstract: No abstract text available
Text: Power Matters. Spaceflight FPGAs RTAX -S/SL RTAX-DSP RT-ProASIC 3 RTSX-SU The leader in programmable digital logic integration for spaceflight applications. Taking Designs from Earth to Outer Space Whether you’re designing for low earth orbit, deep space, or anything in between, Microsemi’s high reliability, low
|
Original
|
MS2-003-12
AX2000-CQ256
|
PDF
|
1GB-x16
Abstract: JESD209B modelsim 6.3f LCMXO2-4000HC lpddr MT46H64M16LF LCMXO2-7000HC CODE VHDL TO LPC BUS INTERFACE LCMXO2-4000 LCMXO2-2000
Text: MachXO2 LPDDR SDRAM Controller IP Core User’s Guide November 2010 IPUG92_01.0 Table of Contents Chapter 1. Introduction . 4 Introduction . 4
|
Original
|
IPUG92
LCMXO2-2000HC-6BG256CES
1GB-x16
JESD209B
modelsim 6.3f
LCMXO2-4000HC
lpddr
MT46H64M16LF
LCMXO2-7000HC
CODE VHDL TO LPC BUS INTERFACE
LCMXO2-4000
LCMXO2-2000
|
PDF
|
LFE3- 17EA- 6FN484C
Abstract: vhdl code for ddr3 LFE3-17EA ddr3 controller JESD79-3C DDR3 jedec JESD79-3C micron ddr3 1Gb LFE3-35EA LFE335EA6FN484C LFE3-35Ea-6FN484
Text: Double Data Rate DDR3 SDRAM Controller IP Core User’s Guide July 2010 IPUG80_01.1 Table of Contents Chapter 1. Introduction . 5 Quick Facts . 5
|
Original
|
IPUG80
R111C180D
R75C180D
R75C2D
R66C2D
R66C180D
R57C2D
R57C180D
R48C2D
R48C180D
LFE3- 17EA- 6FN484C
vhdl code for ddr3
LFE3-17EA
ddr3 controller
JESD79-3C
DDR3 jedec JESD79-3C
micron ddr3 1Gb
LFE3-35EA
LFE335EA6FN484C
LFE3-35Ea-6FN484
|
PDF
|
Untitled
Abstract: No abstract text available
Text: MachXO2 LPDDR SDRAM Controller IP Core User’s Guide October 2012 IPUG92_01.2 Table of Contents Chapter 1. Introduction . 4 Introduction . 4
|
Original
|
IPUG92
LCMXO2-7000HE-6BG256C
|
PDF
|
verilog hdl code for triple modular redundancy
Abstract: Cyclic Redundancy Check simulation Single Event Latchup FPGA 30-80LET ACT 1 FPGA actel
Text: Real Time Verification/Programming Finishing the Job A c t e l ASICmaster is an automatic place and route tool that runs on SunOS , Solaris®, and HPUX®, as well as on Windows® NT™ . ASICmaster accepts standard ASIC formatted netlists and performs timing-driven place and route. Incremental place and route is supported for
|
Original
|
200MHz
verilog hdl code for triple modular redundancy
Cyclic Redundancy Check simulation
Single Event Latchup FPGA
30-80LET
ACT 1 FPGA actel
|
PDF
|
RLDRAM
Abstract: optima AH28 W5Y-24 minidimm aldec g2
Text: ispLever CORE TM RLDRAM Controller MACO Core User’s Guide November 2009 ipug47_01.5 RLDRAM Controller MACO Core User’s Guide Lattice Semiconductor Introduction Lattice’s RLDRAM I/II Memory Controller MACO IP core assists the FPGA designer by providing pre-tested,
|
Original
|
ipug47
RLDRAM
optima AH28
W5Y-24
minidimm
aldec g2
|
PDF
|
RTSX32SU CQ84
Abstract: RT3PE3000L CQ256 CQFP 256 PIN actel A54SX32A SEU RT3PE600L Cqfp256 RTAX2000 ACTEL CCGA 624 mechanical rtax2000sl aircraft logic gates
Text: System-Critical FPGAs Product Catalog November 2009 Taking Designs from Earth to Outer Space Whether you’re designing for sea-level or 2,000,000 miles into space, Actel’s high-reliability, low-power FPGAs are your best choice. With a history of providing the most reliable, robust, low-power flash and antifuse-based FPGAs in
|
Original
|
|
PDF
|
Synplify tmr
Abstract: CC16CE vhdl code hamming edac memory vhdl code for a grey-code counter XAPP216 voter CC16RE vhdl coding for error correction and detection algorithms vhdl code hamming RAM EDAC SEU
Text: Application Note: Virtex Series R XAPP197 v1.0 November 1, 2001 Triple Module Redundancy Design Techniques for Virtex FPGAs Author: Carl Carmichael Summary Triple Module Redundancy (TMR) combined with Single Event Upset (SEU) correction through partial reconfiguration is a powerful and effective SEU mitigation strategy. This method is only
|
Original
|
XAPP197
XAPP216,
XAPP216
Synplify tmr
CC16CE
vhdl code hamming edac memory
vhdl code for a grey-code counter
voter
CC16RE
vhdl coding for error correction and detection algorithms
vhdl code hamming
RAM EDAC SEU
|
PDF
|
|
lattice ECP3 Pinouts files
Abstract: No abstract text available
Text: DDR & DDR2 SDRAM Controller IP Cores User’s Guide February 2012 ipug35_05.0 Table of Contents Chapter 1. Introduction . 5 Quick Facts . 5
|
Original
|
ipug35
LFSC3GA25E-6F900C
lattice ECP3 Pinouts files
|
PDF
|
modelsim 6.3f
Abstract: LFXP2-5E-5TN144C LFE3-17EA LFE3-17EA6FN484C LFE3-17E-6FN484CES sdram verilog lfxp25e5tn144c lfe3-17ea-6fn484c BT 1490 ddr2 pinouts
Text: DDR1 & DDR2 SDRAM Controller IP Cores User’s Guide August 2010 ipug35_04.7 Table of Contents Chapter 1. Introduction . 5 Quick Facts . 5
|
Original
|
ipug35
LFSC3GA25E-6F900C
modelsim 6.3f
LFXP2-5E-5TN144C
LFE3-17EA
LFE3-17EA6FN484C
LFE3-17E-6FN484CES
sdram verilog
lfxp25e5tn144c
lfe3-17ea-6fn484c
BT 1490
ddr2 pinouts
|
PDF
|
RTAX2000
Abstract: schematic diagram 2 sc 1020 RTAX1000 RTAX250 Synplify tmr RTAX2000S
Text: A dv an c ed v0 .5 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy TMR – Immune to Single-Event Upsets (SEU) to LETth > 60 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
|
Original
|
TM1019
com/documents/CQ352FPGA
RTAX2000
schematic diagram 2 sc 1020
RTAX1000
RTAX250
Synplify tmr
RTAX2000S
|
PDF
|
SILEX
Abstract: CQ352
Text: v2.0 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy TMR – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
|
Original
|
TM1019
SILEX
CQ352
|
PDF
|
CQ352
Abstract: antifuse
Text: v2.1 RTAX-S RadTolerant FPGAs Designed for Space • • • • • • • • SEU-Hardened Registers Eliminate the Need for Triple-Module Redundancy TMR – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg – SEU Rate < 10-10 Errors/Bit-Day in Worst-Case
|
Original
|
TM1019
CQ352
antifuse
|
PDF
|
Untitled
Abstract: No abstract text available
Text: DDR & DDR2 SDRAM Controller for MachXO2 PLD Family IP Cores User’s Guide Piplelined Versions February 2012 ipug93_01.1 Table of Contents Chapter 1. Introduction . 5
|
Original
|
ipug93
LCMXO2-2000HC-6FTG256C
|
PDF
|
lattice MachXO2 Pinouts files
Abstract: JESD79-2F LCMXO2-2000HC-6FTG256C modelsim 6.3f DDR2 chip LCMXO2-2000HC-6FTG256CES DDR2 DIMM VHDL LCMXO2-2000 LCMXO2-4000 Verilog DDR memory model
Text: DDR & DDR2 SDRAM Controller for MachXO2 PLD Family IP Cores User’s Guide Piplelined Versions November 2010 ipug93_01.0 Table of Contents Chapter 1. Introduction . 5
|
Original
|
ipug93
LCMXO2-2000HC-6FTG256C
lattice MachXO2 Pinouts files
JESD79-2F
modelsim 6.3f
DDR2 chip
LCMXO2-2000HC-6FTG256CES
DDR2 DIMM VHDL
LCMXO2-2000
LCMXO2-4000
Verilog DDR memory model
|
PDF
|
Verilog DDR memory model
Abstract: micron ddr RD1020 LFSR COUNTER 100MHZ 133MHZ MT46V16M8 verilog code 16 bit LFSR SIGNAL PATH DESIGNER sdram verilog
Text: DDR SDRAM Controller April 2004 Reference Design RD1020 Introduction The DDR SDRAM uses double data rate architecture to achieve high-speed data transfers. DDR SDRAM referred to as DDR transfers data on both the rising and falling edge of the clock. This reference design provides an implementation of the DDR memory controller implemented in a Lattice ORCA Series 4 FPGA device. This DDR controller is typically implemented in a system between the DDR and the bus master. Figure 1 shows the relationship
|
Original
|
RD1020
MT46V16M8
mt46v16m8
1-800-LATTICE
Verilog DDR memory model
micron ddr
RD1020
LFSR COUNTER
100MHZ
133MHZ
verilog code 16 bit LFSR
SIGNAL PATH DESIGNER
sdram verilog
|
PDF
|
LG1152
Abstract: ACTEL CCGA 624 mechanical A54SXA LG1272 CQ352
Text: v5.3 RTAX-S/SL RadTolerant FPGAs Radiation Performance Leading-Edge Performance • • • • • • • • • • SEU-Hardened Registers Eliminate the Need for TripleModule Redundancy TMR – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg
|
Original
|
TM1019
LG1152
ACTEL CCGA 624 mechanical
A54SXA
LG1272
CQ352
|
PDF
|
ACTEL CCGA 624 mechanical
Abstract: LG1152 RTAX2000S ACTEL burn-in RTAX250S LGA 2011 Socket diagram RTAX2000 ACTEL CCGA 1152 mechanical cg624 RTAX1000S
Text: v5.4 RTAX-S/SL RadTolerant FPGAs Radiation Performance Leading-Edge Performance • • • • • • • • • • SEU-Hardened Registers Eliminate the Need for TripleModule Redundancy TMR – Immune to Single-Event Upsets (SEU) to LETTH > 37 MeV-cm2/mg
|
Original
|
TM1019
ACTEL CCGA 624 mechanical
LG1152
RTAX2000S
ACTEL burn-in
RTAX250S
LGA 2011 Socket diagram
RTAX2000
ACTEL CCGA 1152 mechanical
cg624
RTAX1000S
|
PDF
|