Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PDSP1601AS Search Results

    PDSP1601AS Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 By 16 Bit Complex Multiplier DS3858 - 3.0 June 2000 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s

    parallel Multiplier Accumulator based on Radix-2

    Abstract: DS3707 PDSP16116 PDSP16116A PDSP16318A subtractor using TTL CMOS GG144 4 bit binary full adder and subtractor 32-bit adder block diagram for barrel shifter
    Text: PDSP16116 16 X 16 Bit Complex Multiplier Supersedes October 1996 version, DS3707 - 4.2 The PDSP16116 contains four 16316 array multipliers, two 32-bit adder/subtractors and all the control logic required to support Block Floating Point Arithmetic as used in FFT applications.


    Original
    PDF PDSP16116 DS3707 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit parallel Multiplier Accumulator based on Radix-2 PDSP16318A subtractor using TTL CMOS GG144 4 bit binary full adder and subtractor 32-bit adder block diagram for barrel shifter

    ALU of 4 bit adder and subtractor

    Abstract: MIL-883 PDSP16116 PDSP16116A PDSP16318 logic diagram to setup adder and subtractor using
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s ALU of 4 bit adder and subtractor MIL-883 PDSP16318 logic diagram to setup adder and subtractor using

    Untitled

    Abstract: No abstract text available
    Text: PDSP16116/A OCTOBER 1996 DS3707 - 4.2 PDSP16116/A 16 BY 16 BIT COMPLEX MULTIPLIER Supersedes version October 1995 verison, DS3707 - 3.0 The PDSP16116A will multiply two complex (16 + 16) bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The


    Original
    PDF PDSP16116/A DS3707 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116

    32 bit adder

    Abstract: PDSP16116 MIL-883 PDSP16116A PDSP16318
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s 32 bit adder MIL-883 PDSP16318

    YR13

    Abstract: PDSP16116
    Text: PDSP16116 16 X 16 Bit Complex Multiplier DS3707 The PDSP16116 contains four 16316 array multipliers, two 32-bit adder/subtractors and all the control logic required to support Block Floating Point Arithmetic as used in FFT applications. The PDSP16116A variant will multiply two complex 16116


    Original
    PDF PDSP16116 DS3707 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit YR13

    4 bit barrel shifter circuit for left shift

    Abstract: No abstract text available
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s 4 bit barrel shifter circuit for left shift

    144 pin pga

    Abstract: PDSP16116 PDSP16116A PDSP16318 diode b10
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 By 16 Bit Complex Multiplier Supersedes July 1993 version, DS3858 - 1.0 DS3858 - 2.0 October 1998 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 144 pin pga PDSP16318 diode b10

    Untitled

    Abstract: No abstract text available
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s

    logic diagram to setup adder and subtractor

    Abstract: YR10 FFT 1024 point implementing ALU with adder/subtractor PR11 MIL-883 PDSP16116 PDSP16116A PDSP16318 tag l9 230
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s logic diagram to setup adder and subtractor YR10 FFT 1024 point implementing ALU with adder/subtractor PR11 MIL-883 PDSP16318 tag l9 230

    FULL SUBTRACTOR using 41 MUX

    Abstract: PDSP16318A MIL-883 PDSP16116 PDSP16116A 32 bit barrel shifter circuit diagram using mux DIODE bfp 86 GC144 YR13
    Text: PDSP16116 16 X 16 Bit Complex Multiplier DS3707 The PDSP16116 contains four 16316 array multipliers, two 32-bit adder/subtractors and all the control logic required to support Block Floating Point Arithmetic as used in FFT applications. The PDSP16116A variant will multiply two complex 16116


    Original
    PDF PDSP16116 DS3707 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit FULL SUBTRACTOR using 41 MUX PDSP16318A MIL-883 32 bit barrel shifter circuit diagram using mux DIODE bfp 86 GC144 YR13

    subtractor using TTL CMOS

    Abstract: ALU of 4 bit adder and subtractor implementing ALU with adder/subtractor B.A pass course date sheet logic diagram to setup adder and subtractor m6 90 v-0 MIL-883 PDSP16116 PDSP16116A PDSP16318
    Text: PDSP16116/A/MC PDSP16116/A/MC 16 by 16 Bit Complex Multiplier DS3858 The PDSP16116A will multiply two complex 16 + 16 bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional two's complement.


    Original
    PDF PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s subtractor using TTL CMOS ALU of 4 bit adder and subtractor implementing ALU with adder/subtractor B.A pass course date sheet logic diagram to setup adder and subtractor m6 90 v-0 MIL-883 PDSP16318

    Untitled

    Abstract: No abstract text available
    Text: Si GEC P L E S S E Y OCTOBER 1997 S E M I C O N D U C T O R S DS3707 - 5.3 P D S P 16 116 16X16 BIT COMPLEX MULTIPLIER Supersedes October 1996 version, DS3707 - 4.2 The PDSP16116 contains four 1 6 x1 6 array multipliers, two 32-bit adder/subtractors and all the control logic required to sup­


    OCR Scan
    PDF DS3707 16X16 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit

    FULL SUBTRACTOR using 41 MUX

    Abstract: DS3707 32 bit barrel shifter circuit diagram using multi bfp mark diode YI11 MT52L1G32D4PG-107 WT:B TR
    Text: MITEL PD SP16116 16 X 16 Bit Complex Multiplier SEMICONDUCTOR Supersedes O ctober 1996 version, DS3707 - 4.2 DS3707 - 5.3 O ctober 1997 The PDSP16116 contains four 16x16 array multipliers, two 32-bit adder/subtractors and all the control logic required to sup­


    OCR Scan
    PDF SP16116 DS3707 PDSP16116 16x16 32-bit PDSP16116A PDSP16318A, 20MHz FULL SUBTRACTOR using 41 MUX 32 bit barrel shifter circuit diagram using multi bfp mark diode YI11 MT52L1G32D4PG-107 WT:B TR

    ALU of 4 bit adder and subtractor

    Abstract: 4 bit binary full adder and subtractor PDSP16116 4 bit barrel shifter circuit for left shift radix-2 PDSP16116A PDSP16256 PDSP16318A PDSP16350 PDSP16510
    Text: L L iS S S U b J SEM ICO N DU CTO RS P D S P 1 6 1 1 6 / A 16 BY 16 BIT COMPLEX MULTIPLIER SUPERSEDES JAN UAR Y 1990 EDITION The PDSP16116A will multiply two complex (16+16) bit words every 50ns and can be configured to output the com­ plete complex (32+32) bit result within a single cycle. The data


    OCR Scan
    PDF PDSP16116 PDSP16116A PDSP16116/A 16x16 PDSP16318A, 20MHz PDSP16318As PDSP1601As ALU of 4 bit adder and subtractor 4 bit binary full adder and subtractor 4 bit barrel shifter circuit for left shift radix-2 PDSP16256 PDSP16318A PDSP16350 PDSP16510

    4 bit binary multiplier

    Abstract: No abstract text available
    Text: i i s s Q u in S E M IC O N D U C T O R S PDSP 1 6 1 1 6 / A 16 BY 16 BIT COMPLEX MULTIPLIER SUPERSEDES JANUARY 1990 EDITION The PDSP16116A will multiply two complex (16+16) bit words every 50ns and can be configured to output the com­ plete complex (32+32) bit result within a single cycle. The data


    OCR Scan
    PDF PDSP16116A PDSP16 16x16 6318A 20MHz PDSP16116 10MHz 4 bit binary multiplier

    Untitled

    Abstract: No abstract text available
    Text: JANUARY 1990 PILE SSEY S E M IC O N D U C T O R S : P D S P 1 6 1 1 6 / 1 6 1 1 6 A 16 BY 16 BIT COMPLEX MULTIPLIER Supersedes April 1989 Edition The PDSP16116A will multiply two complex (16+16) bit words every 50ns and can be configured to output the com­


    OCR Scan
    PDF PDSP16116A PDSP16116/A 16x16 PDSP16318A, 20MHz