transistor 6c x
Abstract: diode t25 4 F7 w17 diode g4 5c DIODE H5 c2 diode F4 3c W2V6
Text: Pin Information for HardCopy IV HC4E25FF484 Version 1.0 Bank Number VREF Group 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1A 1C 1C 1C 1C 1C 1C 1C 1C 1C 1C 1C 1C 1C 1C VREFB1AN0 VREFB1AN0 VREFB1AN0 VREFB1AN0
|
Original
|
PDF
|
HC4E25FF484
PT-HC4E25FF484-1
transistor 6c x
diode t25 4 F7
w17 diode
g4 5c
DIODE H5 c2
diode F4 3c
W2V6
|
EP4CE6 package
Abstract: EP4CE40 Altera EP4CE6 EP4CE55 5M240Z 5M1270Z QFN148 5m570z 5M40 5M80
Text: Package Information Datasheet for Altera Devices DS-PKG-16.3 This datasheet provides package and thermal resistance information for Altera devices. Package information includes the ordering code reference, package acronym, leadframe material, lead finish plating , JEDEC outline reference, lead
|
Original
|
PDF
|
DS-PKG-16
EP4CE6 package
EP4CE40
Altera EP4CE6
EP4CE55
5M240Z
5M1270Z
QFN148
5m570z
5M40
5M80
|
SSTL-15 class I
Abstract: SSTL-15 JESD8 EIA-644 HIV51006-2 SSTL-18 JESD8-6 JESD815 HSTL-12 JESD86
Text: 6. HardCopy IV Device I/O Features HIV51006-2.1 This chapter documents I/O standards, features, termination schemes, and performance supported in HardCopy IV devices. All HardCopy IV devices have configurable high-performance I/O drivers and receivers supporting a wide range of
|
Original
|
PDF
|
HIV51006-2
SSTL-15 class I
SSTL-15
JESD8
EIA-644
SSTL-18
JESD8-6
JESD815
HSTL-12
JESD86
|
EP4CE15
Abstract: MS 034 BGA and QFP Altera Package mounting Altera pdip top mark jedec package MO-247 SOIC 20 pin package datasheet QFN "100 pin" PACKAGE thermal resistance Theta JC of FBGA QFN148 EP4CE22
Text: Altera Device Package Information Datasheet DS-PKG-16.2 This datasheet provides package and thermal resistance information for Altera devices. Package information includes the ordering code reference, package acronym, leadframe material, lead finish plating , JEDEC outline reference, lead
|
Original
|
PDF
|
DS-PKG-16
EP4CE15
MS 034
BGA and QFP Altera Package mounting
Altera pdip top mark
jedec package MO-247
SOIC 20 pin package datasheet
QFN "100 pin" PACKAGE thermal resistance
Theta JC of FBGA
QFN148
EP4CE22
|
EP4SE820H40
Abstract: ep4se530h40 f7807 EP4SE820H35 EP4SE530H35 H1152 EP4SE230 EP4SE530 EP4SE230F29 stratix LF1152
Text: HardCopy IV E ASIC Product Table v0.121 HardCopy Base Die HardCopy IV E ASIC Stratix IV E FPGA Prototype HardCopy IV E Resource Stratix IV E FPGA Prototype Max Resource 1 Package2 (Body Size) Generic Part Number Prototyping Device LEs ASIC Gates3 I/O Pins4
|
Original
|
PDF
|
18x18
M144Ks
WF484
FF484
HC4E25WF484N
HC4E25FF484N
EP4SE230F29
WF780
HC4E25WF780N
EP4SE820H40
ep4se530h40
f7807
EP4SE820H35
EP4SE530H35
H1152
EP4SE230
EP4SE530
EP4SE230F29 stratix
LF1152
|
Altera DDR3 FPGA sampling oscilloscope
Abstract: sgmii Ethernet "Direct Replacement" HIV51001-2 HIV51002-1 HIV51003-1 HIV51004-2 HIV51005-2 diode 226 16k 718 HIV51007-2
Text: HardCopy IV Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com HC4_H5V1-2.2 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other
|
Original
|
PDF
|
|
EP3CLS150F484
Abstract: EP3CLS200F484 EP4SGX180FF35 EP2AGX65DF29 EP4CGX15B EP3CLS150F780 EP4SE360F35 HC335FF1152 EP3CLS200F484 datasheet EP4S100G5F45
Text: Quartus II Software Device Support Release Notes November 2009 RN-01049-1.0 This document provides late-breaking information about device support in this version of the Altera Quartus® II software. For information about disk space and system requirements, refer to the readme.txt file in your altera/<version number>/quartus directory.
|
Original
|
PDF
|
RN-01049-1
EP4SE530
EP4SGX530
EP3CLS150F484
EP3CLS200F484
EP4SGX180FF35
EP2AGX65DF29
EP4CGX15B
EP3CLS150F780
EP4SE360F35
HC335FF1152
EP3CLS200F484 datasheet
EP4S100G5F45
|
interlaken higig
Abstract: JESD8-15 DDR3 jedec pcie Gen2 payload EIA-644 HIV51006-2 SSTL-15 SSTL-18 HSTL-15
Text: Section II. I/O Interfaces This section includes the following chapters: • Chapter 6, HardCopy IV Device I/O Features ■ Chapter 7, External Memory Interfaces in HardCopy IV Devices ■ Chapter 8, High-Speed Differential I/O Interfaces and DPA in HardCopy IV
|
Original
|
PDF
|
HIV51006-2.
interlaken higig
JESD8-15
DDR3 jedec
pcie Gen2 payload
EIA-644
HIV51006-2
SSTL-15
SSTL-18
HSTL-15
|
F1152
Abstract: DDR3 jedec pcie Gen2 payload pcie X8 HIV51001-2 HIV51002-1 HIV51003-1 HIV51004-2 HIV51005-2 HIV51006-2
Text: HardCopy IV Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com HC4_H5V1-2.2 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other
|
Original
|
PDF
|
|
LF1152
Abstract: EP4SE360 ep4sgx180 EP4SGX290 EP4SGX360 EP4SGX70 HIV51001-2 EP4SE530H35 "Stratix IV" Package layout footprint HC4GX35
Text: Section I. Device Core This section provides a complete overview of all features relating to the HardCopy IV device family. HardCopy IV devices are Altera’s latest generation of low-cost, high-performance, low power ASICs with pin-outs, densities, and
|
Original
|
PDF
|
|
EP4SE360F35
Abstract: HC4GX35FF1517 EP4SGX180 EP4SGX230 F1517
Text: HardCopy IV Device Handbook Volume 1: Device Interfaces and Integration HardCopy IV Device Handbook Volume 1: Device Interfaces and Integration 101 Innovation Drive San Jose, CA 95134 www.altera.com HC4_H5V1-2.3 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.
|
Original
|
PDF
|
|
EP4SGX180
Abstract: EP4SE360 HIV52001-2 HIV52002-1 HIV52003-2 HIV52004-2 EP4SE230 EP4SGX70 EP4SGX230 EP4SGX360HF35
Text: HardCopy IV Device Handbook, Volume 2 101 Innovation Drive San Jose, CA 95134 www.altera.com HC4_H5V2-2.1 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other
|
Original
|
PDF
|
|
EP4SE230
Abstract: EP4SGX180 EP4SGX70 F1517 HIV52001-2 EP4SGX360 EP4SGX290 EP4SGX360HF35 EP4SE820 ep4sgx230f1517
Text: Section I. HardCopy IV Design Flow and Prototyping with Stratix IV Devices This section provides a description of the design flow and the implementation process used by the HardCopy Design Center. It also provides information about mapping Stratix IV devices to HardCopy® IV devices and associated power and configuration
|
Original
|
PDF
|
|
EP4CE22f17
Abstract: EP4CE115F29 EP4CE40F23 EP4CE6E22 EP4CE15f17 EP4CE10E22 EP4CE6F17 EP4CE30F EP4CE10F17 EP4CE15F23
Text: Quartus II Software Version 9.1, SP1 Device Support Release Notes RN-01051-1.0 February 2010 This document provides late-breaking information about device support in this version of the Altera Quartus® II software. For information about disk space and system requirements,
|
Original
|
PDF
|
RN-01051-1
EP4CE22f17
EP4CE115F29
EP4CE40F23
EP4CE6E22
EP4CE15f17
EP4CE10E22
EP4CE6F17
EP4CE30F
EP4CE10F17
EP4CE15F23
|
|
1517-pin
Abstract: EP4SE530 ep4se530h40 EP4SGX180 HC4GX15LAF780N EP4SE230 EP4SGX180FF35 HC4GX25 EP4SE820 HC4GX25LF1152
Text: 3. Mapping Stratix IV Device Resources to HardCopy IV Devices HIV52003-2.1 This chapter discusses the available options for mapping from a Stratix IV device to a HardCopy ® IV device. The Quartus II software limits resources to those available to both the Stratix IV FPGA
|
Original
|
PDF
|
HIV52003-2
1517-pin
EP4SE530
ep4se530h40
EP4SGX180
HC4GX15LAF780N
EP4SE230
EP4SGX180FF35
HC4GX25
EP4SE820
HC4GX25LF1152
|