16 AS 15 HB1
Abstract: No abstract text available
Text: Calculating Maximum Processing Rates of the PDC HSP50214, HSP50214A and HSP50214B Application Note January 1999 AN9720.2 Authors: John Henkelman and Dave Damerow Introduction [ /Title (AN97 20) /Subject (Calculating Maximum Processing Rates of the PDC (HSP5
|
Original
|
PDF
|
HSP50214,
HSP50214A
HSP50214B)
AN9720
HSP50
16 AS 15 HB1
|
cic filter
Abstract: decimation filters HSP50214 logic diagram of ic 7432 DC variable power center tap HB2-0 HSP50214A HSP50214B
Text: Calculating Maximum Processing Rates of the PDC HSP50214, HSP50214A and HSP50214B Application Note Introduction January 1999 AN9720.2 BAND OF INTEREST Configuring the Programmable Digital Downconverter (PDC) requires selecting clock, decimation and interpolation rates for
|
Original
|
PDF
|
HSP50214,
HSP50214A
HSP50214B)
AN9720
cic filter
decimation filters
HSP50214
logic diagram of ic 7432
DC variable power center tap
HB2-0
HSP50214B
|
cic filter
Abstract: HSP50214 HSP50214A HSP50214B cic filter for digital down converter
Text: TM Calculating Maximum Processing Rates of the PDC HSP50214, HSP50214A and HSP50214B Application Note January 1999 Introduction AN9720.2 BAND OF INTEREST Configuring the Programmable Digital Downconverter (PDC) requires selecting clock, decimation and interpolation rates for
|
Original
|
PDF
|
HSP50214,
HSP50214A
HSP50214B)
AN9720
cic filter
HSP50214
HSP50214B
cic filter for digital down converter
|
cic filter
Abstract: cic filter for digital down converter decimation filters transistor 9720 HSP50214 cic2852 AN9720
Text: Harris Semiconductor No. AN9720 Digital Signal Processing June 1997 Calculating Maximum Processing Rates of the PDC HSP50214 Authors: John Henkelman and Dave Damerow Introduction cess a lower frequency sampling alias of the IF signal should be considered. If the IF is in the lower portion of the A/D
|
Original
|
PDF
|
AN9720
HSP50214)
HSP50214
cic filter
cic filter for digital down converter
decimation filters
transistor 9720
cic2852
AN9720
|
cic filter
Abstract: HSP50214 HSP50214A HSP50214B ASSP29 circuit diagram for FIR filter
Text: Calculating Maximum Processing Rates of the PDC HSP50214, HSP50214A and HSP50214B Application Note January 1999 AN9720.2 Authors: John Henkelman and Dave Damerow Introduction BAND OF INTEREST Configuring the Programmable Digital Downconverter (PDC) requires selecting clock, decimation and interpolation rates for
|
Original
|
PDF
|
HSP50214,
HSP50214A
HSP50214B)
AN9720
cic filter
HSP50214
HSP50214B
ASSP29
circuit diagram for FIR filter
|
Untitled
Abstract: No abstract text available
Text: Harris Semiconductor No. AN9720.1 Digital Signal Processing February 1998 Calculating Maximum Processing Rates of the PDC HSP50214, HSP50214A and HSP50214B Authors: John Henkelman and Dave Damerow Introduction greater than the maximum sample rate of the A/D or PDC, then
|
Original
|
PDF
|
AN9720
HSP50214,
HSP50214A
HSP50214B)
1-800-4-HARRIS
|
Tuner sharp QPSK
Abstract: 9031 code fir filter Numerically Controlled Oscillator HSP50210 HSP50214 HSP50214VC HSP50214VI
Text: February 2000 Programmable Downconverter Features Description • Up to 52 MSPS Front-End Processing Rates CLKIN and 35 MSPS Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous The HSP50214 Programmable Downconverter converts digitized IF data into filtered baseband data which can be
|
Original
|
PDF
|
HSP50214
100dB
255-Tap
625kHz
Tuner sharp QPSK
9031
code fir filter
Numerically Controlled Oscillator
HSP50210
HSP50214VC
HSP50214VI
|
tuner 3402
Abstract: HSP50210 HSP50214B HSP50214BVC HSP50214BVI
Text: HSP50214B Semiconductor Data Sheet February 1999 File Number 4450.2 Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The
|
Original
|
PDF
|
HSP50214B
HSP50214B
55MHz
14-bit
tuner 3402
HSP50210
HSP50214BVC
HSP50214BVI
|
Untitled
Abstract: No abstract text available
Text: HSP50214B S E M I C O N D U C T O R Programmable Downconverter February 1998 Features Description • Up to 65 MSPS Front-End Processing Rates CLKIN and 55MHz Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous • Processing Capable of >100dB SFDR
|
Original
|
PDF
|
HSP50214B
HSP50214B
14-bit
255-ts
1-800-4-HARRIS
|
96330
Abstract: No abstract text available
Text: HSP50214A S E M I C O N D U C T O R Programmable Downconverter February 1998 Features Description • Up to 65 MSPS Front-End Processing Rates CLKIN and 55 MSPS (41 MSPS Using the Discriminator) Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous
|
Original
|
PDF
|
HSP50214A
HSP50214A
14-bit
255-RL
96330
|
AN9315
Abstract: No abstract text available
Text: Signal Processing Communications 3 Communications Products PAGE High Speed Converters HI1177 8-Bit, 40MSPS, 2-Channel D/A Converter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-5 HI5628 8-Bit, 165/125/60MSPS, Dual High Speed CMOS D/A Converter . . . . . . . . . . . . . . . . . . . . . . . .
|
Original
|
PDF
|
HI1177
HI5628
HI5640
HI5660
HI5662
HI5667
HI5721
HI5728
HI5731
HI5741
AN9315
|
HSP50210
Abstract: HSP50214B HSP50214BVI SAMPO intersil application note book CORDIC QAM modulation Tuner sharp QPSK
Text: HSP50214B TM Data Sheet May 2000 File Number 4450.3 Programmable Downconverter Features The HSP50214B Programmable Downconverter converts • Up to 65 MSPS Front-End Processing Rates CLKIN and 55MHz Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous
|
Original
|
PDF
|
HSP50214B
HSP50214B
55MHz
255-TAP
100dB
255-Tap
982kHz
32-Bit
HSP50210
HSP50214BVI
SAMPO
intersil application note book
CORDIC QAM modulation
Tuner sharp QPSK
|
Tuner sharp BPSK
Abstract: 16 bit parallel to serial NMT-900 HSP50214 HSP50214VC HSP50214VI HSP50210 polar modulator 3122 adj
Text: HSP50214 S E M I C O N D U C T O R Programmable Downconverter February 1998 Features Description • Up to 52 MSPS Front-End Processing Rates CLKIN and 35 MSPS Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous The HSP50214 Programmable Downconverter converts
|
Original
|
PDF
|
HSP50214
HSP50214
100dB
255-Tap
1-800-4-HARRIS
Tuner sharp BPSK
16 bit parallel to serial
NMT-900
HSP50214VC
HSP50214VI
HSP50210
polar modulator
3122 adj
|
HSP50210
Abstract: HSP50214B HSP50214BVC HSP50214BVI intersil application note book
Text: HSP50214B Data Sheet February 1999 File Number 4450.2 Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The Programmable Downconverter PDC performs down
|
Original
|
PDF
|
HSP50214B
HSP50214B
55MHz
14-bit
HSP50210
HSP50214BVC
HSP50214BVI
intersil application note book
|
|
digital Serial FIR Filter
Abstract: NMT-900 Numerically Controlled Oscillator HSP50210 HSP50214 HSP50214VC HSP50214VI SAMPO
Text: HSP50214 S E M I C O N D U C T O R Programmable Downconverter June 1997 Features Description • Up to 52 MSPS Front-End Processing Rates CLKIN and 35 MSPS Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous The HSP50214 Programmable Downconverter converts
|
Original
|
PDF
|
HSP50214
HSP50214
100dB
255-Tap
1-800-4-HARRIS
digital Serial FIR Filter
NMT-900
Numerically Controlled Oscillator
HSP50210
HSP50214VC
HSP50214VI
SAMPO
|
bpsk modulator 20mhz
Abstract: dqpsk modulator CW25 DATASHEET SEMICONDUCTOR tag c3 625 800 HSP50210 HSP50214B HSP50214BVC HSP50214BVI 9031d
Text: HSP50214B TM Data Sheet May 2000 File Number 4450.3 Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The Programmable Downconverter PDC performs down
|
Original
|
PDF
|
HSP50214B
HSP50214B
55MHz
14-bit
bpsk modulator 20mhz
dqpsk modulator
CW25 DATASHEET SEMICONDUCTOR
tag c3 625 800
HSP50210
HSP50214BVC
HSP50214BVI
9031d
|
Untitled
Abstract: No abstract text available
Text: HSP50214B Data Sheet May 1, 2007 FN4450.4 Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The Programmable Downconverter PDC performs down
|
Original
|
PDF
|
HSP50214B
FN4450
HSP50214B
65MSPS
55MHz
14-bit
|
HSP50210
Abstract: HSP50214B HSP50214BVC HSP50214BVCZ HSP50214BVI HSP50214BVIZ E23LG 23BITS
Text: HSP50214B Data Sheet May 1, 2007 FN4450.4 Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The Programmable Downconverter PDC performs down
|
Original
|
PDF
|
HSP50214B
FN4450
HSP50214B
65MSPS
55MHz
14-bit
HSP50210
HSP50214BVC
HSP50214BVCZ
HSP50214BVI
HSP50214BVIZ
E23LG
23BITS
|
an-9744
Abstract: Transistor 3-347 AN9726 AN9718 Transistor 3-354
Text: H A Semiconductor RM S S Signal Processing Communications 3 C o m m u n ic a tio n s P ro d u cts PAGE HI1177 8-Bit, 40MSPS, 2-Channel D/A Converter. 3-5 HI5628 8-Bit, 165/125/60MSPS, Dual High Speed CMOS D/A Converter.
|
OCR Scan
|
PDF
|
HI1177
HI5628
HI5640
HI5660
HI5662
HI5667
HI5721
HI5728
HI5731
HI5741
an-9744
Transistor 3-347
AN9726
AN9718
Transistor 3-354
|
Untitled
Abstract: No abstract text available
Text: HSP50214B Semiconductor Data Sheet January 1999 4450.1 File Number Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The
|
OCR Scan
|
PDF
|
HSP50214B
HSP50214B
55MHz
14-bit
|
Untitled
Abstract: No abstract text available
Text: HSP50214B Semiconductor Data Sheet January 1999 4450.1 File Number Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The
|
OCR Scan
|
PDF
|
HSP50214B
HSP50214B
55MHz
14-bit
|
pdc 7ro
Abstract: FEC15 ix 3394
Text: HSP50214B Semiconductor D a ta s h e e t F e b ru a ry 1999 F ile N u m b e r 4450.2 Programmable Downconverter Features The HSP50214B Programmable Downconverter converts digitized IF data into filtered baseband data which can be processed by a standard DSP microprocessor. The
|
OCR Scan
|
PDF
|
HSP50214B
HSP50214B
14-bit
pdc 7ro
FEC15
ix 3394
|
Untitled
Abstract: No abstract text available
Text: HSP50214 HARRIS S E M I C O N D U C T O R Programmable Downconverter June 1997 Features Description • Up to 52 MSPS Front-End Processing Rates CLKIN and 35 MSPS Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous The HSP50214 Programmable Downconverter converts
|
OCR Scan
|
PDF
|
HSP50214
HSP50214
100dB
255-Tap
5M-1982.
|
Untitled
Abstract: No abstract text available
Text: HSP50214 Semiconductor Programmable Downconverter February 1998 Features Description • Up to 52 MSPS Front-End Processing Rates CLKIN and 35 MSPS Back-End Processing Rates (PROCCLK) Clocks May Be Asynchronous The HSP50214 Programmable Downconverter converts
|
OCR Scan
|
PDF
|
HSP50214
HSP50214
100dB
255-Tap
|