Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    5SGXE Search Results

    SF Impression Pixel

    5SGXE Price and Stock

    Intel Corporation DK-SI-5SGXEA7-ES

    KIT DEV STRATIX V FPGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey DK-SI-5SGXEA7-ES Bulk
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation DK-DEV-5SGXEA7-ES

    KIT DEV STRATIX V FPGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey DK-DEV-5SGXEA7-ES Bulk
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Altera Corporation 5SGXEA3K3F40C3G

    FPGA - Field Programmable Gate Array
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Mouser Electronics 5SGXEA3K3F40C3G
    • 1 -
    • 10 -
    • 100 $5437.87
    • 1000 $5437.87
    • 10000 $5437.87
    Get Quote

    Altera Corporation 5SGXEA7K2F40I2G

    FPGA - Field Programmable Gate Array
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Mouser Electronics 5SGXEA7K2F40I2G
    • 1 -
    • 10 -
    • 100 $15358.46
    • 1000 $15358.46
    • 10000 $15358.46
    Get Quote

    Altera Corporation 5SGXEA3H2F35C3G

    FPGA - Field Programmable Gate Array
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Mouser Electronics 5SGXEA3H2F35C3G
    • 1 -
    • 10 -
    • 100 $5163.84
    • 1000 $5163.84
    • 10000 $5163.84
    Get Quote

    5SGXE Datasheets (500)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    5SGXEA3H1F35C1N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H1F35C2L Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H1F35C2LN Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H1F35C2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H1F35I2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35C1N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35C2L Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35C2LN Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35C2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35C3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35I2L Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35I2LN Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35I2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35I3L Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35I3LN Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H2F35I3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H3F35C2L Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H3F35C2LN Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H3F35C2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    5SGXEA3H3F35C3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 432 I/O 1152FBGA Original PDF
    ...

    5SGXE Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: AN 307: Altera Design Flow for Xilinx Users AN-307-7.0 Application Note Introduction Designing for Altera Field Programmable Gate Array devices FPGAs is very similar, in concept and practice, to designing for Xilinx FPGAs. In most cases, you can simply import your register transfer level (RTL) into Altera’s Quartus® II software


    Original
    PDF AN-307-7

    Untitled

    Abstract: No abstract text available
    Text: Implementing Fractional PLL Reconfiguration with Altera PLL and Altera PLL Reconfig Megafunctions AN-661-3.0 Application Note This application note describes the flow for implementing fractional phase-locked loop PLL reconfiguration and dynamic phase shifting for fractional PLLs in 28-nm


    Original
    PDF AN-661-3 28-nm 28-nm

    5AGXFB3H4F35C5

    Abstract: UG-01062-4 EP4CGX150DF31 5AGX vhdl code lte vhdl code scrambler 5SGXE 5SGXEA7N3F45C4 cyclone4 EP2AGX260FF35
    Text: CPRI MegaCore Function User Guide CPRI MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-01062-4.1 Document last updated for Altera Complete Design Suite version: Document publication date: 11.1 November 2011 Subscribe


    Original
    PDF UG-01062-4 5AGXFB3H4F35C5 EP4CGX150DF31 5AGX vhdl code lte vhdl code scrambler 5SGXE 5SGXEA7N3F45C4 cyclone4 EP2AGX260FF35

    5AGX

    Abstract: lpddr2 tutorial EP4CE22F17 solomon 16 pin lcd display 16x2 Altera MAX V CPLD DE2-70 vhdl code for dvb-t 2 fpga based 16 QAM Transmitter for wimax application with quartus altera de2 board sd card AL460A-7-PBF
    Text: Version 11.0 Altera Product Catalog Contents Glossary. 2 Stratix FPGA Series. 3 HardCopy® ASIC Series. 17 Arria® FPGA Series. 21


    Original
    PDF SG-PRDCT-11 5AGX lpddr2 tutorial EP4CE22F17 solomon 16 pin lcd display 16x2 Altera MAX V CPLD DE2-70 vhdl code for dvb-t 2 fpga based 16 QAM Transmitter for wimax application with quartus altera de2 board sd card AL460A-7-PBF

    Untitled

    Abstract: No abstract text available
    Text: High Speed Link Tuning Reference Design User Guide 1. Introduction High speed link tuning reference design is based on Application Note 789. Please refer to AN789 for further details. The Stratix V GX SI board is used for this reference design demo. 2. Board Setup


    Original
    PDF AN789 PRBS31 36inch 60sec 100sec 300sec

    long range transmitter receiver circuit diagram

    Abstract: gearbox rev 5SGX CRC-32 LFSR 8b/10b scrambler Chapter 3 Synchronization long range transmitter receiver circuit remote control transmitter and receiver circuit CRC-32 interlaken protocol
    Text: Stratix V Device Handbook Volume 2 101 Innovation Drive San Jose, CA 95134 www.altera.com SV5V2-1.0 Copyright 2010Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words


    Original
    PDF 2010Altera long range transmitter receiver circuit diagram gearbox rev 5SGX CRC-32 LFSR 8b/10b scrambler Chapter 3 Synchronization long range transmitter receiver circuit remote control transmitter and receiver circuit CRC-32 interlaken protocol

    interlaken

    Abstract: CRC32
    Text: 2. Transceiver Clocking in Stratix V Devices SV52003-1.0 This chapter provides detailed information about the Stratix V transceiver clocking architecture. The clocking architecture chapter is divided into three sections: • “Input Reference Clocking”—Describes how the reference clock to the transmit


    Original
    PDF SV52003-1 interlaken CRC32

    H948

    Abstract: ethernet mac fpga frame by vhdl examples 10 Gbps phy ALTERA PART MARKING ethernet mac chip testbench of an ethernet transmitter in verilog AN320 CRC-32 M20K
    Text: 10-Gbps Ethernet MAC MegaCore Function User Guide 10-Gbps Ethernet MAC MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-01083-1.1 Document last updated for Altera Complete Design Suite version: Document publication date:


    Original
    PDF 10-Gbps UG-01083-1 H948 ethernet mac fpga frame by vhdl examples 10 Gbps phy ALTERA PART MARKING ethernet mac chip testbench of an ethernet transmitter in verilog AN320 CRC-32 M20K

    Untitled

    Abstract: No abstract text available
    Text: Stratix V GX Video Development System Like Sign Up to see what your friends like. The Stratix V GX FPGA Video Development System fills the need for the highest bandwidth, best performance video applications. The kit features an extensive feature-set of memories, including DDR3, QDRII+, and RLDRAM II. The QSFP


    Original
    PDF 1600x1200.

    lpddr2 datasheet

    Abstract: lpddr2 QSFP optical active cable D-type Connector 25 Pin UniPHY lpddr2 CCPD 33 CB 100MHz lpddr2 spec tsmc 28nm standard io library lpddr2 phy lpddr2 DQ calibration
    Text: Stratix V Device Handbook 101 Innovation Drive San Jose, CA 95134 www.altera.com Software Version: Document Date: 10.0 July 2010 Copyright © 2010Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words


    Original
    PDF 2010Altera lpddr2 datasheet lpddr2 QSFP optical active cable D-type Connector 25 Pin UniPHY lpddr2 CCPD 33 CB 100MHz lpddr2 spec tsmc 28nm standard io library lpddr2 phy lpddr2 DQ calibration

    Untitled

    Abstract: No abstract text available
    Text: Implementing Fractional PLL Reconfiguration with ALTERA_PLL and ALTERA_PLL_RECONFIG Megafunctions AN-661-2.0 Application Note This application note describes the flow for implementing fractional phase-locked loop PLL reconfiguration and dynamic phase shifting for fractional PLLs in 28-nm


    Original
    PDF AN-661-2 28-nm 28-nm

    verilog code for max1619

    Abstract: pci card schematic
    Text: 1 CONTENTS 0H CHAPTER 1 1H 2H 3H 4H 6H 7H 8H 9H 50H 1.2 KEY FEATURES . 5 51H 1.3 BLOCK DIAGRAM . 6


    Original
    PDF 179H177H 46H46H 47H47H 48H48H si570 verilog code for max1619 pci card schematic

    Untitled

    Abstract: No abstract text available
    Text: PCI Express High Performance Reference Design AN-456-2.0 Application Note The PCI Express High-Performance Reference Design highlights the performance of the Altera Stratix® V Hard IP for PCI Express and IP Compiler for PCI ExpressTM MegaCore® functions. The design includes a high-performance chaining direct


    Original
    PDF AN-456-2 EP2AGX125) EP4SGX230)

    lpddr2 datasheet

    Abstract: lpddr2 lpddr2 phy lpddr2 spec verilog code 8 bit LFSR in scrambler sgmii sfp cyclone SV51005-1 jesd79-3d lpddr2 DQ calibration QSFP CONNECTOR
    Text: Stratix V Device Handbook 101 Innovation Drive San Jose, CA 95134 www.altera.com Software Version: Document Date: 10.1 January 2011 Copyright © 2011Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words


    Original
    PDF 2011Altera lpddr2 datasheet lpddr2 lpddr2 phy lpddr2 spec verilog code 8 bit LFSR in scrambler sgmii sfp cyclone SV51005-1 jesd79-3d lpddr2 DQ calibration QSFP CONNECTOR

    vhdl code for radix-4 fft

    Abstract: vhdl code for FFT 4096 point vhdl code for FFT 16 point fft matlab code using 16 point DFT butterfly matlab code for radix-4 fft ep3sl70f780 VHDL code for radix-2 fft matlab code using 64 point radix 8 5SGXE 2 point fft butterfly verilog code
    Text: FFT MegaCore Function User Guide FFT MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-FFT-11.1 Subscribe 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos


    Original
    PDF UG-FFT-11 vhdl code for radix-4 fft vhdl code for FFT 4096 point vhdl code for FFT 16 point fft matlab code using 16 point DFT butterfly matlab code for radix-4 fft ep3sl70f780 VHDL code for radix-2 fft matlab code using 64 point radix 8 5SGXE 2 point fft butterfly verilog code

    EP4CGX22CF19C6

    Abstract: EP4CGX15BF14C video pattern generator vhdl ntsc EP4CGX22CF EP4CGX15B PCIe BT.656 EP4CGX15BF14 5SGXEA7H3F35C3 DDR SDRAM Controller verilog code for 2D linear convolution filtering
    Text: Video and Image Processing Suite User Guide Video and Image Processing Suite User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-VIPSUITE-11.0 Document last updated for Altera Complete Design Suite version: Document publication date: 11.0


    Original
    PDF UG-VIPSUITE-11 EP4CGX22CF19C6 EP4CGX15BF14C video pattern generator vhdl ntsc EP4CGX22CF EP4CGX15B PCIe BT.656 EP4CGX15BF14 5SGXEA7H3F35C3 DDR SDRAM Controller verilog code for 2D linear convolution filtering