Ultra37128
Abstract: 37128VP100
Text: fax id: 6147 PRELIMINARY Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™ CPLD Features • High speed — fMAX = 125 MHz • 128 macrocells in eight logic blocks • 3.3V In-System Reprogrammable ISR™ — JTAG-compliant on-board programming — tPD = 10 ns
|
Original
|
Ultra37128V
128-Macrocell
Ultra37128
37128VP100
|
PDF
|
CY3600
Abstract: 37128VP100
Text: fax id: 6147 1Ult ra371 28 V PRELIMINARY Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™ CPLD Features • High speed — fMAX = 125 MHz • 128 macrocells in eight logic blocks • 3.3V In-System Reprogrammable ISR™ — JTAG compliant on board programming
|
Original
|
ra371
Ultra37128V
128-Macrocell
CY3600
37128VP100
|
PDF
|
tlp 453
Abstract: No abstract text available
Text: fax id: 6151 PRELIMINARY Ultra37192V UltraLogic 3.3V 192-Macrocell ISR™ CPLD — tPD = 10 ns Features — tS = 5.5 ns • 192 macrocells in twelve logic blocks • IEEE standard 3.3V operation — 3.3V ISR • • • • • • • • • — 5V tolerant
|
Original
|
Ultra37192V
192-Macrocell
IEEE1149
tlp 453
|
PDF
|
CY37256VP160-100AC
Abstract: h jtag
Text: fax id: 6149 PRELIMINARY Ultra37256V UltraLogic 3.3V 256-Macrocell ISR™ CPLD — tPD = 10 ns Features — tS = 5.5 ns • 256 macrocells in sixteen logic blocks • IEEE standard 3.3V operation — 3.3V ISR — tCO = 6.5 ns Product-term clocking IEEE1149.1 JTAG boundary scan
|
Original
|
Ultra37256V
256-Macrocell
IEEE1149
160-pin
208-pin
256-lead
Ultra37192V
Ultra37128V
CY37256VP160-100AC
h jtag
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PREUM INAm Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™CLPD — tPD = 10 ns Features — ts = 5.5 ns • 128 macrocells in eight logic blocks • 3.3V In-System Reprogrammable™ ISR™ — tco = 6.5 ns — JTAG-compliant on-board programming — Design changes don’t cause pinout changes
|
OCR Scan
|
Ultra37128V
128-Macrocell
IEEE1149
|
PDF
|
Untitled
Abstract: No abstract text available
Text: . „ n « Ultra37128V PRELIMINARY UltraLogic 3.3V 128-Macrocell ISR™CLPD — tPD = 10 ns Features — ts = 5.5 ns • 128 macrocells in eight logic blocks • 3.3V In-System Reprogrammable™ ISR™ — tco = 6.5 ns • • • • • • — JTAG-compliant on-board programming
|
OCR Scan
|
Ultra37128V
128-Macrocell
Ultra37128,
Itra37064/37064V,
Itra37192/37192V,
Ultra37256/37256Vi
|
PDF
|
l11J
Abstract: CY3600 cpld internal
Text: fax id: 6147 ÆÊ F T V f S T “ ¡T * &*• risaliiJF ;UI Flmßbö PRELIMINARY Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™ CPLD Features • High speed — f MAX = 125 M Hz • 128 m a cro c ells in eig h t log ic blocks — t PD = 10 ns • 3 .3 V In-S ystem R e p ro g ra m m ab le IS R ™
|
OCR Scan
|
Ultra37128V
128-Macrocell
l11J
CY3600
cpld internal
|
PDF
|
Untitled
Abstract: No abstract text available
Text: fax id: 6147 W CYPRESS PRELIMINARY Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™ CPLD Features • High speed — f MAX = 1 2 5 M H z • 128 macrocells in eight logic blocks • 3.3V In-System Reprogram mable ISR™ — t PD = 10 ns — ts = 5.5 ns
|
OCR Scan
|
Ultra37128V
128-Macrocell
|
PDF
|
Untitled
Abstract: No abstract text available
Text: fax id: 6147 W CYPRESS PRELIMINARY Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™ CPLD Features • High speed — f MAX = 1 2 5 M H z • 128 macrocells in eight logic blocks • 3.3V In-System Reprogram mable ISR™ — t PD = 10 ns — ts = 5.5 ns
|
OCR Scan
|
Ultra37128V
128-Macrocell
|
PDF
|
Untitled
Abstract: No abstract text available
Text: fax id: 6147 CYPRESS PRELIMINARY Ultra37128V UltraLogic 3.3V 128-Macrocell ISR™ CPLD • High speed Features - f MAX = 125 MHz • 128 macrocells in eight logic blocks • 3.3V In-System Reprogram mable ISR™ — t PD = 10 ns — ts = 5.5 ns — JTAG-compliant on-board programming
|
OCR Scan
|
Ultra37128V
128-Macrocell
|
PDF
|
Untitled
Abstract: No abstract text available
Text: fax id: 6149 CYPRESS UltraLogic 3.3V 256-Macrocell ISR™ CPLD PRELIMINARY Ultra37256V — t PD = 12 ns Features — ts = 6 ns • 256 macrocells in sixteen logic blocks • IEEE standard 3.3V operation — tco = 7 ns — 3.3V ISR — 5V tolerant • 3.3V In-System Reprogram mable ISR™
|
OCR Scan
|
256-Macrocell
Ultra37256V
IEEE1149
|
PDF
|
Untitled
Abstract: No abstract text available
Text: . „ n « PRELIMINARY Ultra37128 UltraLogic 128-Macrocell ISR™ CPLD — tco = 4.5 ns Features • 128 macrocells in eight logic blocks • In-System Reprogram mable ISR™ — JTAG-compliant on-board programming — Design changes don’t cause pinout changes
|
OCR Scan
|
Ultra37128
128-Macrocell
IEEE1149
|
PDF
|
lem la 100-P
Abstract: E1101
Text: Ultra37128 P R E U M IN A m UltraLogic 128-Macrocell ISR™ CPLD Features — t co = 4.5 ns P ro d uct-term clo ckin g • 128 m a cro c ells in eig h t logic blocks IEEE1149.1 JTAG b o u n d a ry scan • In-S ystem R e p ro g ra m m ab le IS R ™
|
OCR Scan
|
Ultra37128
128-Macrocell
IEEE1149
lem la 100-P
E1101
|
PDF
|
Untitled
Abstract: No abstract text available
Text: fax id: 6147 U Itra371 28V UltraLogic 3.3V 128-Macrocell ISR™ CPLD • High speed Features — fM a x = 1 2 5 M H z 1 2 8 m a c r o c e l l s in e i g h t l o g i e b l o e k s — t PD = 1 0 n s 3.3V In-System R e p ro g ra m m a b le ISR™ — t s = 5. 5 n s
|
OCR Scan
|
Itra371
128-Macrocell
|
PDF
|
|