Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    T1MX28 Search Results

    T1MX28 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    DOCUMENTATION OF SHADOW ALARM

    Abstract: ndf 020-21
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 TECHNICAL OVERVIEW PRODUCT PREVIEW FEATURES DESCRIPTION • Twenty-eight independent 1.544 Mbit/s DS1 mappers • Single/dual byte-parallel Telecom Bus @ 6.48 MHz 28 slots or 19.44 MHz (84 slots) • Floating VT1.5 byte-synchronous mapping for use


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 DOCUMENTATION OF SHADOW ALARM ndf 020-21

    Untitled

    Abstract: No abstract text available
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 DESCRIPTION • Twenty-eight independent 1.544 Mbit/s DS1 mappers • Single/dual byte-parallel Telecom Bus @ 6.48 MHz 28 slots or 19.44 MHz (84 slots) • Floating VT1.5 byte-synchronous mapping with signaling only for use with or without a slip buffer


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 C-04228-MB

    XPS AF

    Abstract: finder 15.21 schematic FM TRANSMITTER TWO WATTS anritsu PATTERN GENERATOR XPS-AS GR-253-CORE GR253-CORE GR-499-CORE
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 DESCRIPTION • Twenty-eight independent 1.544 Mbit/s DS1 mappers • Single/dual byte-parallel Telecom Bus @ 6.48 MHz 28 slots or 19.44 MHz (84 slots) • Floating VT1.5 byte-synchronous mapping with signaling only for use with or without a slip buffer


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 TXC-04228-MB XPS AF finder 15.21 schematic FM TRANSMITTER TWO WATTS anritsu PATTERN GENERATOR XPS-AS GR-253-CORE GR253-CORE GR-499-CORE

    Untitled

    Abstract: No abstract text available
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 DESCRIPTION • Twenty-eight independent 1.544 Mbit/s DS1 mappers • Single/dual byte-parallel Telecom Bus @ 6.48 MHz 28 slots or 19.44 MHz (84 slots) • Floating VT1.5 byte-synchronous mapping with signaling only for use with or without a slip buffer


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 TXC-04228-MA

    finder 15.21

    Abstract: Z-636 sec 731 BEC10
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 DATA SHEET SYSTEM SIDE Add Bus APPLICATIONS • SONET/SDH terminal or add/drop multiplexers supporting both asynchronous and byte-synchronous modes • Unidirectional or bidirectional ring applications • SONET remote digital terminal equipment


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 TXC-04228-MB finder 15.21 Z-636 sec 731 BEC10

    ndf 020-21

    Abstract: No abstract text available
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 TECHNICAL OVERVIEW PRODUCT PREVIEW DESCRIPTION FEATURES The T1Mx28 is a 28-channel byte-synchronous and asynchronous DS1 mapper. Four field-proven DS1MX7 DS1 Mapper chips are interconnected in a single compact package to


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 TXC-04228-MA ndf 020-21

    tx 434

    Abstract: No abstract text available
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 FEATURES DESCRIPTION • Twenty-eight independent 1.544 Mbit/s DS1 mappers • Single/dual byte-parallel Telecom Bus @ 6.48 MHz 28 slots or 19.44 MHz (84 slots) • Floating VT1.5 byte-synchronous mapping for use


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 tx 434

    Y446

    Abstract: Y443 y441 POP-12 B1 Y447 Y442
    Text: POP-12 Device OC-12 SONET/SDH Path Overhead Processor, Retimer, and Cross Connect TXC-06603 DATA SHEET PRODUCT PREVIEW DESCRIPTION • Path overhead POH processing for up to 12 x STS-1 SPEs or 4 x VC-4/STS-3c SPEs • 4 Tx and 4 Rx Pointer Tracking State Machines


    Original
    PDF POP-12TM OC-12 TXC-06603 TXC-06603-MB Y446 Y443 y441 POP-12 B1 Y447 Y442

    GR-1400

    Abstract: No abstract text available
    Text: PHAST-12E Device Programmable, High-Performance ATM/PPP/TDM SONET/SDH Terminator for Level 12 with Enhanced Features TXC-06212 TECHNICAL OVERVIEW LINE SIDE Serial LIU Clocks The PHAST-12E is a highly integrated SONET/SDH terminator device designed for ATM cell, frame, higher order multiplexing,


    Original
    PDF PHAST-12E TXC-06212 STS-12/STS-12c/STM-4/STM-4c, STS-12/STS-12c/STM-4/STM-4c STS-12, TXC-06212-MA GR-1400

    TH4B

    Abstract: No abstract text available
    Text: PHAST-3N STM-1/STS-3/STS-3c SDH/SONET Overhead Terminator with Telecom Bus Interface TXC-06103 DATA SHEET • • • • • • • • • • • • • • • • • Bit-serial SDH/SONET line interface - Pseudo-ECL interface with clock recovery and synthesis


    Original
    PDF TXC-06103 64-byte TXC-06103-MB TH4B

    GR-253-CORE

    Abstract: GR-499-CORE MT8980 ROB-1998 e1 E2 e3 liu transceiver NPRM
    Text: T1Fx8 Device 8-Channel T1 Framer TXC-03108 TECHNICAL OVERVIEW FEATURES DESCRIPTION • D4 SF, ESF including HDLC Link support , auto search, and independent transparent framing modes • Encodes/decodes AMI/B8ZS and forced ones density line codes • Fractional T1; Gapped clock or marker; Auxiliary


    Original
    PDF TXC-03108 TXC-03108-MA GR-253-CORE GR-499-CORE MT8980 ROB-1998 e1 E2 e3 liu transceiver NPRM

    SFH 903

    Abstract: 386d lcd power board schematic APS 252 H103A TCS 3414 SFH 291 386D pin configuration C5011-11 4312-020-36643 PAL 010a
    Text: PHAST-12E Device Programmable, High-Performance ATM/PPP/TDM SONET/SDH Terminator for Level 12 with Enhanced Features TXC-06212 DATA SHEET LINE SIDE Serial LIU Clocks The PHAST-12E is a highly integrated SONET/SDH terminator device designed for ATM cell, frame, higher order multiplexing,


    Original
    PDF PHAST-12E TXC-06212 STS-12/12c 16-bit TXC-06212-MB SFH 903 386d lcd power board schematic APS 252 H103A TCS 3414 SFH 291 386D pin configuration C5011-11 4312-020-36643 PAL 010a

    AADD

    Abstract: XPS-AS 007H GR-253-CORE GR-499-CORE
    Text: DS1MX7 Device DS1 Mapper 7-Channel TXC-04201B FEATURES DESCRIPTION • Seven independent 1.544 Mbit/s DS1 mappers • Single byte-parallel Telecom Bus @ 6.48 MHz 28 Slots or 19.44 MHz (84 Slots) • Floating VT1.5 byte-synchronous mapping with signaling only for use with or without a slip buffer


    Original
    PDF TXC-04201B TU-11 5/TU-11 TXC-04201B-MB AADD XPS-AS 007H GR-253-CORE GR-499-CORE

    TXC-04222

    Abstract: PHAST-12E SYN155C TXC-02050 TXC-05806 TXC-05810 TXC-06103 TXC-06212 E1Mx16 Cellbus
    Text: E S R ECTIVITY CON N 001 01 00 11 01 01 TXC-06103 PHAST-3N 1 1 TXC-03452 L3M E 1 N G IN FO AL OB GL G 1 N E 1 ES 101 01 01 11 00 1 IN R FO L OBA GL 01 01 1 1 00 11 AL OB GL TXC-05806 ASPEN Express ® IN E S R FO TXC-02030 DART G 1 N E ES R FO AL OB GL C O NNECTIVITY


    Original
    PDF TXC-06103 TXC-03452 TXC-05806 TXC-02030 SALI-25C TXC-05802 TXC-06212 PHAST-12E TXC-05810 TXC-04222 PHAST-12E SYN155C TXC-02050 TXC-05806 TXC-05810 TXC-06103 TXC-06212 E1Mx16 Cellbus

    4N15

    Abstract: 1038 0E1 txc-06103arbg
    Text: PHAST-3N Device STM-1/STS-3/STS-3c SDH/SONET Overhead Terminator with Telecom Bus Interface TXC-06103 DATA SHEET TXC-06103-MB, Ed. 8 December 2007 FEATURES APPLICATIONS • Byte-parallel SDH/SONET line interface, parity detection/generation with optional frame pulse input


    Original
    PDF TXC-06103 TXC-06103-MB, 64-byte 4N15 1038 0E1 txc-06103arbg

    TXC 04216 marking

    Abstract: 6401H X-00H
    Text: PHAST-3N STM-1/STS-3/STS-3c SDH/SONET Overhead Terminator with Telecom Bus Interface TXC-06103 DATA SHEET • • • • • • • • • • • • • • • • Bit-serial SDH/SONET line interface - Pseudo-ECL interface with clock recovery and synthesis


    Original
    PDF TXC-06103 64-byte TXC-06103-MB TXC 04216 marking 6401H X-00H

    GR-1400

    Abstract: GR-496-CORE GR-1400-CORE g803 GR-1400-CORE 1994
    Text: PHAST-12E Device Programmable, High-Performance ATM/PPP/TDM SONET/SDH Terminator for Level 12 with Enhanced Features TXC-06212 DESCRIPTION • Supports simultaneous termination of ATM, POS, and TDM Time Division Multiplexed, e.g., VT1.5, VC-4 etc. traffic


    Original
    PDF PHAST-12E TXC-06212 STS-12/STS-12c/STM-4/STM-4c, STS-48/STM-16 STS-12/STS-12c/STM-4/STM-4c TXC-06212-MA GR-1400 GR-496-CORE GR-1400-CORE g803 GR-1400-CORE 1994

    Untitled

    Abstract: No abstract text available
    Text: POP-12 Device OC-12 SONET/SDH Path Overhead Processor, Retimer, and Cross Connect TXC-06603 DATA SHEET DESCRIPTION • Path overhead POH processing for up to 12 x STS-1 SPEs or 4 x VC-4/STS-3c SPEs • 4 Tx and 4 Rx Pointer Tracking State Machines (PTSM). Each performs pointer tracking of up to


    Original
    PDF POP-12TM OC-12 TXC-06603 TXC-06603-MB

    TXC-06103

    Abstract: TXC-06101
    Text: PHAST-3N STM-1/STS-3/STS-3c SDH/SONET Overhead Terminator with Telecom Bus Interface TXC-06103 TECHNICAL OVERVIEW • • • • • • • • • • • • • • • • • Bit-serial SDH/SONET line interface - Pseudo-ECL interface with clock recovery and synthesis


    Original
    PDF TXC-06103 64-byte TXC-06103-MA TXC-06103 TXC-06101

    XPS-AS

    Abstract: A23 1101 01A AADD CHN 648 T1Fx8 TXC-03108 AMI 6705 block diagram of VCD and its functions Motorola daten GR-253-CORE GR-499-CORE
    Text: DS1MX7 Device DS1 Mapper 7-Channel TXC-04201B FEATURES DESCRIPTION • Seven independent 1.544 Mbit/s DS1 mappers • Single byte-parallel Telecom Bus @ 6.48 MHz 28 Slots or 19.44 MHz (84 Slots) • Floating VT1.5 byte-synchronous mapping with signaling only for use with or without a slip buffer


    Original
    PDF TXC-04201B TU-11 5/TU-11 TXC-04201B-MB XPS-AS A23 1101 01A AADD CHN 648 T1Fx8 TXC-03108 AMI 6705 block diagram of VCD and its functions Motorola daten GR-253-CORE GR-499-CORE

    STM-16 LIU

    Abstract: GR-1400 GR-1400-CORE
    Text: PHAST-12E Device Programmable, High-Performance ATM/PPP/TDM SONET/SDH Terminator for Level 12 with Enhanced Features TXC-06212 TECHNICAL OVERVIEW PRODUCT PREVIEW • Supports simultaneous termination of ATM, POS, and TDM traffic • Integrated clock recovery and synthesis for four 155.52


    Original
    PDF PHAST-12E TXC-06212 STS-12/STS-12c/STM-4/STM-4c, STS-48/STM-16 STS-12/STS-12c/STM-4/STM-4c ATM/P03 TXC-06212-MA STM-16 LIU GR-1400 GR-1400-CORE

    Untitled

    Abstract: No abstract text available
    Text: T1Fx8 Device 8-Channel T1 Framer TXC-03108 FEATURES DESCRIPTION • D4 SF, ESF including HDLC Link support , auto search, and independent transparent framing modes • Encodes/decodes AMI/B8ZS and forced ones density line codes • Fractional T1; Gapped clock or marker; Auxiliary


    Original
    PDF TXC-03108 TXC-03108-MA

    motorola g18 pin configration

    Abstract: lcd power board schematic APS 254 lcd power board schematic APS 252 GR-1400 2c39 386D pin configuration TCS 3414 HT 12E APPLICATION aph3 4312 020 36643
    Text: PHAST -12E Device Programmable, High-Performance ATM/PPP/TDM SONET/SDH Terminator for Level 12 with Enhanced Features TXC-06212 DATA SHEET • Supports simultaneous termination of ATM, POS, and TDM Time Division Multiplexed, e.g., VT1.5, VC-4 etc. traffic


    Original
    PDF TXC-06212 STS-12/STS-12c/STM-4/STM-4c, STS-12/STS-12c/STM-4/STM-4c STS-12, TXC-06212-MB, motorola g18 pin configration lcd power board schematic APS 254 lcd power board schematic APS 252 GR-1400 2c39 386D pin configuration TCS 3414 HT 12E APPLICATION aph3 4312 020 36643

    JESD22-A112-A

    Abstract: No abstract text available
    Text: PHAST-3N Device STM-1/STS-3/STS-3c SDH/SONET Overhead Terminator with Telecom Bus Interface TXC-06103 TECHNICAL OVERVIEW • • • • • • • • • • • • • • • • Bit-serial SDH/SONET line interface - Pseudo-ECL interface with clock recovery and synthesis


    Original
    PDF TXC-06103 64-byte TXC-06103-MA JESD22-A112-A