SYNOPSYS ON-CHIP MODELING Search Results
SYNOPSYS ON-CHIP MODELING Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
GCM188D70E226ME36D | Murata Manufacturing Co Ltd | Chip Multilayer Ceramic Capacitors for Automotive | |||
GRM022C71A472KE19L | Murata Manufacturing Co Ltd | Chip Multilayer Ceramic Capacitors for General Purpose | |||
GRM033C81A224KE01W | Murata Manufacturing Co Ltd | Chip Multilayer Ceramic Capacitors for General Purpose | |||
GRM155D70G475ME15D | Murata Manufacturing Co Ltd | Chip Multilayer Ceramic Capacitors for General Purpose | |||
GRM155R61J334KE01D | Murata Manufacturing Co Ltd | Chip Multilayer Ceramic Capacitors for General Purpose |
SYNOPSYS ON-CHIP MODELING Datasheets Context Search
Catalog Datasheet | MFG & Type | Document Tags | |
---|---|---|---|
Untitled
Abstract: No abstract text available
|
Original |
1999Cypress FlEx36 | |
design ideas
Abstract: Signal Path Designer
|
Original |
||
different vendors of cpld and fpga
Abstract: NEC rambus dram
|
Original |
||
ibm AT diagram
Abstract: 405GP PPC405GP PPC4xx RISCwatch 405 RISCwatch API
|
Original |
||
160QFP
Abstract: No abstract text available
|
Original |
AN1500/D AN1500 160QFP | |
ALUS-D
Abstract: No abstract text available
|
Original |
||
XAPP140
Abstract: ASIC CADENCE TOOL
|
Original |
XAPP140 XAPP140 ASIC CADENCE TOOL | |
16 BIT ALU design with verilog/vhdl code
Abstract: verilog code for barrel shifter verilog code for 4-bit alu with test bench verilog code for ALU implementation verilog code for ALU verilog code for barrel shifter and efficient add 8 BIT ALU design with verilog/vhdl code vhdl code for 8 bit barrel shifter 8 BIT ALU using modelsim want abstract pdf for barrel shifter design from computer archive
|
Original |
XC2064, XC3090, XC4005, XC5210, XC-DS501, XC4000 XC5200 16 BIT ALU design with verilog/vhdl code verilog code for barrel shifter verilog code for 4-bit alu with test bench verilog code for ALU implementation verilog code for ALU verilog code for barrel shifter and efficient add 8 BIT ALU design with verilog/vhdl code vhdl code for 8 bit barrel shifter 8 BIT ALU using modelsim want abstract pdf for barrel shifter design from computer archive | |
verilog code for barrel shifter
Abstract: 16 BIT ALU design with verilog/vhdl code verilog code for ALU implementation full vhdl code for alu verilog code for implementation of rom vhdl code for 8 bit barrel shifter vhdl code for multiplexer 16 to 1 using 4 to 1 32 BIT ALU design with verilog/vhdl code verilog code for 32 BIT ALU implementation spartan 3a
|
Original |
XC2064, XC3090, XC4005, XC5210, XC-DS501 XC4000 XC5200 verilog code for barrel shifter 16 BIT ALU design with verilog/vhdl code verilog code for ALU implementation full vhdl code for alu verilog code for implementation of rom vhdl code for 8 bit barrel shifter vhdl code for multiplexer 16 to 1 using 4 to 1 32 BIT ALU design with verilog/vhdl code verilog code for 32 BIT ALU implementation spartan 3a | |
ahb arbiter in mentor
Abstract: 16x16x1.4
|
Original |
||
ms3400
Abstract: "module compiler" APEX20K APEX20KE 8051 keyboard design methodology
|
Original |
||
ARM dual port SRAM compiler
Abstract: designware i2c verilog code voltage regulator NEC-V850 ARM10 ARM946 TMS320C54X fastscan TI ASIC gs40 LogicVision
|
Original |
SRST143 ARM dual port SRAM compiler designware i2c verilog code voltage regulator NEC-V850 ARM10 ARM946 TMS320C54X fastscan TI ASIC gs40 LogicVision | |
verilog code for UART with BIST capability
Abstract: vhdl code for 8 to 3 encoder using concurrent sta 2 port register file open LVDS deserialization IP OC768 ARM10 ARM946 SR40 TLK2201 verilog code for ahb bus slave
|
Original |
24-hour verilog code for UART with BIST capability vhdl code for 8 to 3 encoder using concurrent sta 2 port register file open LVDS deserialization IP OC768 ARM10 ARM946 SR40 TLK2201 verilog code for ahb bus slave | |
144 QFP body size
Abstract: 35x35 bga BGA and QFP Package vhdl code for usart DesignWare SPI 0.18-um CMOS technology characteristics ARM7 verilog code NEC-V850 PZT driver design vhdl coding for analog to digital converter
|
Original |
||
|
|||
synopsys Platform Architect
Abstract: clock tree balancing DesignWare SPI vhdl code for watchdog timer of ATM 0.18-um CMOS technology characteristics vhdl coding for analog to digital converter CML Vterm 27x27
|
Original |
||
verilog code for 32 bit risc processor
Abstract: vhdl code for usart 35x35 bga Sun Enterprise 250 Sun Ultra 30 DesignWare SPI 0.18 um CMOS free vhdl code download for usart NEC-V850 PZT driver design
|
Original |
GS30TR verilog code for 32 bit risc processor vhdl code for usart 35x35 bga Sun Enterprise 250 Sun Ultra 30 DesignWare SPI 0.18 um CMOS free vhdl code download for usart NEC-V850 PZT driver design | |
verilog code for UART with BIST capability
Abstract: VHDL CODE FOR HDLC controller ARM dual port SRAM compiler DesignWare SPI vhdl code for watchdog timer of ATM vhdl coding for analog to digital converter Sun Enterprise 250 static SRAM single-port verilog code for 16 bit risc processor verilog code arm processor
|
Original |
||
NEC-V850
Abstract: DesignWare SPI vhdl code for watchdog timer of ATM ARM dual port SRAM compiler vhdl coding for analog to digital converter LogicVision verilog for SRAM 512k word 16bit uart verilog lvds synopsys on-chip modeling
|
Original |
SRST145 NEC-V850 DesignWare SPI vhdl code for watchdog timer of ATM ARM dual port SRAM compiler vhdl coding for analog to digital converter LogicVision verilog for SRAM 512k word 16bit uart verilog lvds synopsys on-chip modeling | |
datasheet of BGA Staggered pins
Abstract: NEC-V850 VHDL CODE FOR HDLC controller vhdl code for 4 channel dma controller clock tree balancing serdes transceiver 1999 verilog code for i2c vhdl code download for memory in cam vhdl code for watchdog timer of ATM vhdl coding for analog to digital converter
|
Original |
||
HP700
Abstract: verilog code for 8 bit carry look ahead adder carry save adder verilog program catalogue book
|
Original |
||
8x4 multiplexor
Abstract: m3189 A500K VHDL vhdl code of ripple carry adder verilog code pipeline ripple carry adder verilog code for carry look ahead adder signal path designer
|
Original |
||
Xilinx PCI logicore
Abstract: xilinx xact viewlogic interface user guide XC4000E XC4013E Signal Path Designer VHDL code for pci
|
Original |
||
4 BIT ALU design with vhdl code using structural
Abstract: clock tree guidelines signal path designer tms 3612
|
Original |
||
infineon technologies formerly siemens
Abstract: CARMEL C166
|
Original |
INFCMD199911 D-81609 infineon technologies formerly siemens CARMEL C166 |