Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SOT1089 Search Results

    SOT1089 Datasheets (2)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    SOT1089 NXP Semiconductors Footprint for reflow soldering SOT1089 Original PDF
    SOT1089_115 NXP Semiconductors XSON8; Reel pack; SMD, 7"Q1/T1 Standard product orientationOrderable part number ending ,115 or XOrdering code (12NC) ending 115 Original PDF

    SOT1089 Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    Untitled

    Abstract: No abstract text available
    Text: Reflow soldering footprint Footprint information for reflow soldering of XSON8 package 0.15 8x SOT1089 0.25 (8×) 0.5 (8×) 0.7 1.4 0.6 (8×) Dimensions in mm solder paste = solder land 0.35 (3×) 1.4 solder resist occupied area www.nxp.com 2009 NXP B.V.


    Original
    OT1089 sot1089 under15 PDF

    Untitled

    Abstract: No abstract text available
    Text: XS ON 8 SOT1089 XSON8; Reel pack; SMD, 7" Q1/T1 Standard product orientation Orderable part number ending ,115 or X Ordering code 12NC ending 115 Rev. 1 — 23 April 2013 Packing information 1. Packing method Printed plano box Barcode label Reel Tape QA Seal


    Original
    OT1089 001aak603 OT1089 PDF

    MARKING V7 6-PIN

    Abstract: No abstract text available
    Text: 74LVC3G14 Triple inverting Schmitt trigger with 5 V tolerant input Rev. 11 — 6 July 2012 Product data sheet 1. General description The 74LVC3G14 provides three inverting buffers with Schmitt trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals.


    Original
    74LVC3G14 74LVC3G14 MARKING V7 6-PIN PDF

    Marking code V7

    Abstract: No abstract text available
    Text: 74LVC2G00 Dual 2-input NAND gate Rev. 11 — 22 June 2012 Product data sheet 1. General description The 74LVC2G00 provides a 2-input NAND gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC2G00 74LVC2G00 Marking code V7 PDF

    transistor SMD N02

    Abstract: NVT2002DP NVT2002GD NVT2002GF NVT2002 JESD22-A114 JESD22-A115 NVT2001 NVT2001GM
    Text: NVT2001; NVT2002 Bidirectional voltage level translator for open-drain and push-pull applications Rev. 1 — 30 August 2010 Product data sheet 1. General description The NVT2001/02 are bidirectional voltage level translators operational from 1.0 V to 3.6 V


    Original
    NVT2001; NVT2002 NVT2001/02 NVT2001 transistor SMD N02 NVT2002DP NVT2002GD NVT2002GF NVT2002 JESD22-A114 JESD22-A115 NVT2001GM PDF

    74LVC2G86

    Abstract: 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT
    Text: 74LVC2G86 Dual 2-input EXCLUSIVE-OR gate Rev. 8 — 19 October 2010 Product data sheet 1. General description The 74LVC2G86 provides a dual 2-input EXCLUSIVE-OR gate. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these


    Original
    74LVC2G86 74LVC2G86 74LVC2G86DC 74LVC2G86DP 74LVC2G86GM 74LVC2G86GT PDF

    74LVC1G74DC

    Abstract: 74LVC1G74 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT
    Text: 74LVC1G74 Single D-type flip-flop with set and reset; positive edge trigger Rev. 9 — 5 August 2010 Product data sheet 1. General description The 74LVC1G74 is a single positive edge triggered D-type flip-flop with individual data D inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q


    Original
    74LVC1G74 74LVC1G74 74LVC1G74DC 74LVC1G74DP 74LVC1G74GD 74LVC1G74GM 74LVC1G74GT PDF

    74AUP2G157DC

    Abstract: 74AUP2G157GT
    Text: 74AUP2G157 Low-power 2-input multiplexer Rev. 4 — 30 July 2010 Product data sheet 1. General description The 74AUP2G157 is a single 2-input multiplexer which select data from two data inputs I0 and I1 under control of a common data select input (S). The state of the common data


    Original
    74AUP2G157 74AUP2G157 74AUP2G157DC 74AUP2G157GT PDF

    74LVC3G07

    Abstract: 74LVC3G07DC 74LVC3G07DP 74LVC3G07GM 74LVC3G07GT
    Text: 74LVC3G07 Triple buffer with open-drain output Rev. 7 — 9 August 2010 Product data sheet 1. General description The 74LVC3G07 provides three non-inverting buffers. The output of the device is an open-drain and can be connected to other open-drain outputs to implement active-LOW wired-OR or active-HIGH wired-AND functions.


    Original
    74LVC3G07 74LVC3G07 74LVC3G07DC 74LVC3G07DP 74LVC3G07GM 74LVC3G07GT PDF

    74LVC2G32

    Abstract: 74LVC2G32DC 74LVC2G32DP 74LVC2G32GM 74LVC2G32GT XSON8 SOT1116
    Text: 74LVC2G32 Dual 2-input OR gate Rev. 8 — 10 November 2010 Product data sheet 1. General description The 74LVC2G32 provides a 2-input OR gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC2G32 74LVC2G32 74LVC2G32DC 74LVC2G32DP 74LVC2G32GM 74LVC2G32GT XSON8 SOT1116 PDF

    74AUP2G241

    Abstract: 74AUP2G241DC 74AUP2G241GT
    Text: 74AUP2G241 Low-power dual buffer/line driver; 3-state Rev. 04 — 13 September 2010 Product data sheet 1. General description The 74AUP2G241 provides a dual non-inverting buffer/line driver with 3-state outputs. The 3-state outputs are controlled by the output enable inputs 1OE and 2OE. A HIGH


    Original
    74AUP2G241 74AUP2G241 74AUP2G241DC 74AUP2G241GT PDF

    74LVC2G126

    Abstract: 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT
    Text: 74LVC2G126 Dual bus buffer/line driver; 3-state Rev. 9 — 13 September 2010 Product data sheet 1. General description The 74LVC2G126 is a dual non-inverting buffer/line driver with 3-state outputs. Each 3-state output is controlled by an output enable input pin nOE . A LOW-level at pin nOE


    Original
    74LVC2G126 74LVC2G126 74LVC2G126DC 74LVC2G126DP 74LVC2G126GD 74LVC2G126GM 74LVC2G126GT PDF

    74AVC2T45

    Abstract: 74AVC2T45DC 74AVC2T45GT
    Text: 74AVC2T45 Dual-bit, dual-supply voltage level translator/transceiver; 3-state Rev. 5 — 30 November 2010 Product data sheet 1. General description The 74AVC2T45 is a dual-bit, dual-supply transceiver that enables bidirectional level translation. It features two data input-output ports nA and nB , a direction control input


    Original
    74AVC2T45 74AVC2T45 74AVC2T45DC 74AVC2T45GT PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP2G08 Low-power dual 2-input AND gate Rev. 5 — 1 December 2011 Product data sheet 1. General description The 74AUP2G08 provides the dual 2-input AND function. Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall


    Original
    74AUP2G08 74AUP2G08 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP2G38 Low-power dual 2-input NAND gate; open drain Rev. 6 — 9 December 2011 Product data sheet 1. General description The 74AUP2G38 provides the dual 2-input NAND gate with open-drain output. The output of the device is an open drain and can be connected to other open-drain outputs to


    Original
    74AUP2G38 74AUP2G38 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC1G53 2-channel analog multiplexer/demultiplexer Rev. 7 — 6 December 2011 Product data sheet 1. General description The 74LVC1G53 is a low-power, low-voltage, high-speed, Si-gate CMOS device. The 74LVC1G53 provides one analog multiplexer/demultiplexer with a digital select


    Original
    74LVC1G53 74LVC1G53 PDF

    transistor SMD N02

    Abstract: No abstract text available
    Text: NVT2001; NVT2002 Bidirectional voltage level translator for open-drain and push-pull applications Rev. 2 — 26 October 2011 Product data sheet 1. General description The NVT2001/02 are bidirectional voltage level translators operational from 1.0 V to 3.6 V


    Original
    NVT2001; NVT2002 NVT2001/02 NVT2001 transistor SMD N02 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC3G04 Triple inverter Rev. 10 — 14 June 2012 Product data sheet 1. General description The 74LVC3G04 provides three inverting buffers. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC3G04 74LVC3G04 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP1G885 Low-power dual function gate Rev. 8 — 8 June 2012 Product data sheet 1. General description The 74AUP1G885 provides two functions in one device. The output state of the outputs 1Y, 2Y is determined by the inputs (A, B and C). The output 1Y provides the Boolean


    Original
    74AUP1G885 74AUP1G885 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74AUP2G02 Low-power dual 2-input NOR gate Rev. 6 — 3 August 2012 Product data sheet 1. General description The 74AUP2G02 provides a dual 2-input NOR function. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V o 3.6 V.


    Original
    74AUP2G02 74AUP2G02 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC3GU04 Triple inverter Rev. 10 — 6 July 2012 Product data sheet 1. General description The 74LVC3GU04 provides three inverters. Each inverter is a single stage with unbuffered output. Inputs can be driven from either 3.3 V or 5 V devices. These features allow the use of


    Original
    74LVC3GU04 74LVC3GU04 JESD22-A114F JESD22-A115-A PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC2G00 Dual 2-input NAND gate Rev. 12 — 8 April 2013 Product data sheet 1. General description The 74LVC2G00 provides a 2-input NAND gate function. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.


    Original
    74LVC2G00 74LVC2G00 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC1G53 2-channel analog multiplexer/demultiplexer Rev. 9 — 5 April 2013 Product data sheet 1. General description The 74LVC1G53 is a low-power, low-voltage, high-speed, Si-gate CMOS device. The 74LVC1G53 provides one analog multiplexer/demultiplexer with a digital select


    Original
    74LVC1G53 74LVC1G53 PDF

    Untitled

    Abstract: No abstract text available
    Text: 74LVC3G14 Triple inverting Schmitt trigger with 5 V tolerant input Rev. 12 — 9 April 2013 Product data sheet 1. General description The 74LVC3G14 provides three inverting buffers with Schmitt trigger input. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals.


    Original
    74LVC3G14 74LVC3G14 PDF