Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SN54LV164 Search Results

    SN54LV164 Datasheets (10)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    SN54LV164 Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS Original PDF
    SN54LV164 Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS Original PDF
    SN54LV164A Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS Original PDF
    SN54LV164A Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS Original PDF
    SN54LV164AFK Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS Original PDF
    SN54LV164AJ Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS Original PDF
    SN54LV164AW Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS Original PDF
    SN54LV164FK Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTER Original PDF
    SN54LV164J Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTER Original PDF
    SN54LV164W Texas Instruments 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTER Original PDF

    SN54LV164 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403D – APRIL 1998 – REVISED JANUARY 2001 D D D D SN54LV164A . . . J OR W PACKAGE SN74LV164A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce)


    Original
    PDF SN54LV164A, SN74LV164A SCLS403D 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    A115-A

    Abstract: C101 SN54LV164A SN74LV164A
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403D – APRIL 1998 – REVISED JANUARY 2001 D D D D SN54LV164A . . . J OR W PACKAGE SN74LV164A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce)


    Original
    PDF SN54LV164A, SN74LV164A SCLS403D SN54LV164A 000-V A114-A) A115-A) A115-A C101 SN54LV164A SN74LV164A

    LV164A

    Abstract: A115-A C101 SN54LV164A SN74LV164A
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403G − APRIL 1998 − REVISED DECEMBER 2004 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF


    Original
    PDF SN54LV164A, SN74LV164A SCLS403G SN54LV164A LV164A A115-A C101 SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE CLR CLK


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE CLR CLK


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    A115-A

    Abstract: C101 SN54LV164A SN74LV164A
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403E – APRIL 1998 – REVISED JUNE 2003 1 2 14 13 3 12 4 11 5 10 6 9 7 8 VCC QH QG QF QE CLR CLK B QA QB QC QD 14 B A NC VCC QH 1 2 13 QH 3 12 QG 11 QF 4 SN54LV164A . . . FK PACKAGE TOP VIEW


    Original
    PDF SN54LV164A, SN74LV164A SCLS403E SN54LV164A A115-A C101 SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D Latch-Up Performance Exceeds 250 mA Per D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 2 13 3


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H SN54LV164A

    A115-A

    Abstract: C101 SN54LV164A SN74LV164A
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H SN54LV164A A115-A C101 SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    SN54LV164A

    Abstract: SN74LV164A A115-A C101 LV164
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H SN54LV164A SN54LV164A SN74LV164A A115-A C101 LV164

    A115-A

    Abstract: C101 SN54LV164A SN74LV164A LV164A
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403G − APRIL 1998 − REVISED DECEMBER 2004 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF


    Original
    PDF SN54LV164A, SN74LV164A SCLS403G SN54LV164A A115-A C101 SN54LV164A SN74LV164A LV164A

    A115-A

    Abstract: C101 SN54LV164A SN74LV164A
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H SN54LV164A A115-A C101 SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403C – APRIL 1998 – REVISED MAY 2000 D D D D D D description The ’LV164A devices are 8-bit parallel-out serial shift registers designed for 2-V to 5.5-V VCC operation. SN54LV164A . . . J OR W PACKAGE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403C MIL-STD-883, SZZU001B, SN74LV164A, ////roarer/root/data13/imaging/BIT. /08032000/TXII/08022000/sn74lv164a SDYU001M, SCAU001A,

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    SN54LV164A

    Abstract: SN74LV164A
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403B – APRIL 1998 – REVISED JUNE 1998 D D D D D EPIC  Enhanced-Performance Implanted CMOS Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV164A, SN74LV164A SCLS403B MIL-STD-883, SN54LV164A SN54LV164A SN74LV164A

    SN54LV164

    Abstract: No abstract text available
    Text: SN54LV164, SN74LV164 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS191B – FEBRUARY 1993 – REVISED APRIL 1996 D D D D D EPIC  Enhanced-Performance Implanted CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV164, SN74LV164 SCLS191B MIL-STD-883C, JESD-17 300-mil SN54LV164

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE CLR CLK


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H 000-V A114-A) A115-A) SN54LV164A SN74LV164A

    A115-A

    Abstract: C101 SN54LV164A SN74LV164A
    Text: SN54LV164A, SN74LV164A 8ĆBIT PARALLELĆOUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 14 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H SN54LV164A A115-A C101 SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403H − APRIL 1998 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 10.5 ns at 5 V D Typical VOLP Output Ground Bounce 2 13 3 12 4 5 11 10 9 6 8 7 VCC QH QG QF QE CLR CLK


    Original
    PDF SN54LV164A, SN74LV164A SCLS403H SN54LV164A

    A115-A

    Abstract: C101 SN54LV164A SN74LV164A
    Text: SN54LV164A, SN74LV164A 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS SCLS403D – APRIL 1998 – REVISED JANUARY 2001 D D D D SN54LV164A . . . J OR W PACKAGE SN74LV164A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce)


    Original
    PDF SN54LV164A, SN74LV164A SCLS403D SN54LV164A 000-V A114-A) A115-A) A115-A C101 SN54LV164A SN74LV164A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV164, SN74LV164 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS _ SCLS191B - FEBRUARY 1993 - R EVISED APRIL 1996 • E P IC Enhanced-Performance Implanted CMOS • • • • • 2-(X SN54LV164. j or w package . .^db.orpw package


    OCR Scan
    PDF SN54LV164, SN74LV164 SCLS191B SN74LV164 SN54LV164. MIL-STD-883C, JESD-17