Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PARI Search Results

    SF Impression Pixel

    PARI Price and Stock

    Pulse Electronics Corporation W3102

    Antennas Ant Embedded NFC 13.56MHz
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI W3102 Box 1,000 1,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 $0.94
    • 10000 $0.9
    Buy Now

    Nexperia 74HCT280PWJ

    Parity Functions 74HCT280PW/SOT402/TSSOP14
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74HCT280PWJ Reel 2,500
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.255
    Buy Now

    Nexperia 74HC280D,653

    Parity Functions SOT108-1 PARITY GENERATR 9BIT
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74HC280D,653 Reel 2,500
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.207
    Buy Now

    Nexperia 74HCT280D,653

    Parity Functions SOT108-1 PARITY GENERATR 9BIT
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74HCT280D,653 Reel 2,500
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.259
    Buy Now

    Nexperia 74HC280D-Q100J

    Parity Functions SOT108-1 PARITY GENERATR 9BIT
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    TTI 74HC280D-Q100J Reel 2,500
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.265
    Buy Now

    PARI Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: 74ACT11656 OCTAL BUFFER/LINE DRIVER WITH PARITY CHECKER/GENERATOR AND 3-STATE OUTPUTS SCAS460A – DECEMBER 1994 – REVISED APRIL 1996 D D D D D D DW PACKAGE TOP VIEW Inputs Are TTL-Voltage Compatible Combines ’244 and ’280 Functions In One Package


    Original
    PDF 74ACT11656 SCAS460A 500-mA

    Untitled

    Abstract: No abstract text available
    Text: SN54LS280, SN54S280, SN74LS280, SN74S280 9-BIT ODD/EVEN PARITY GENERATORS/CHECKERS SDLS152 – DECEMBER 1972 – REVISED MARCH 1988 Copyright  1988, Texas Instruments Incorporated PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments


    Original
    PDF SN54LS280, SN54S280, SN74LS280, SN74S280 SDLS152

    M368L1624DTL

    Abstract: No abstract text available
    Text: M368L1624DTL 184pin Unbuffered DDR SDRAM MODULE 128MB DDR SDRAM MODULE 16Mx64 based on 16Mx16 DDR SDRAM Unbuffered 184pin DIMM 64-bit Non-ECC/Parity Revision 0.1 May. 2002 Rev. 0.1 May. 2002 M368L1624DTL 184pin Unbuffered DDR SDRAM MODULE Revision History


    Original
    PDF M368L1624DTL 184pin 128MB 16Mx64 16Mx16 64-bit M368L1624DTL

    A048

    Abstract: DM9348
    Text: MICROCIRCUIT DATA SHEET Original Creation Date: 03/30/99 Last Update Date: 07/30/99 Last Major Revision Date: 03/30/99 MNDM9348-X REV 1A0 12-Input Parity Checker/Generator General Description The '9348 is a 12-input parity checker/generator generating odd and even parity outputs.


    Original
    PDF MNDM9348-X 12-Input DM9348 DM9348J/883 DM9348W/883 MIL-STD-883, M0003348 A048 DM9348

    54F280

    Abstract: 54F280DMQB 54F280FMQB 54F280LMQB F280 M280
    Text: MILITARY DATA SHEET Original Creation Date: 04/19/96 Last Update Date: 07/30/96 Last Major Revision Date: 04/19/96 MN54F280-X REV 1A0 9-Bit Parity Generator /Checker General Description The F280 is a high-speed parity generator/checker that accepts nine bits of input data and


    Original
    PDF MN54F280-X 54F280 54F280DMQB 54F280FMQB 54F280LMQB MIL-STD-883, -55/125C 54F280 54F280DMQB 54F280FMQB 54F280LMQB F280 M280

    DDR200

    Abstract: DDR266A DDR266B M312L2923MT0
    Text: M312L2923MT0 184pin 1U Registered DDR SDRAM MODULE 1GB DDR SDRAM MODULE 128Mx72(64Mx72*2 bank based on 64Mx8 DDR SDRAM) Registered 184pin DIMM 72-bit ECC/Parity Revision 0.2 Jan. 2002 Rev. 0.2 Jan. 2002 M312L2923MT0 184pin 1U Registered DDR SDRAM MODULE


    Original
    PDF M312L2923MT0 184pin 128Mx72 64Mx72 64Mx8 72-bit DDR266A DDR200 DDR266A DDR266B M312L2923MT0

    DDR2-667

    Abstract: SSTUA32864 SSTUA32866 SSTUA32S865 TFBGA160
    Text: SSTUA32S865 1.8 V 28-bit 1 : 2 registered buffer with parity for DDR2-667 RDIMM applications Rev. 02 — 16 March 2007 Product data sheet 1. General description The SSTUA32S865 is a 1.8 V 28-bit 1 : 2 register specifically designed for use on two rank by four 2R x 4 and similar high-density Double Data Rate 2 (DDR2) memory


    Original
    PDF SSTUA32S865 28-bit DDR2-667 SSTUA32S865 14-bit DDR2-667 SSTUA32864 SSTUA32866 TFBGA160

    54ACTQ657

    Abstract: No abstract text available
    Text: 54ACTQ657 Quiet Series Octal Bidirectional Transceiver with 8-Bit Parity Generator/Checker and TRI-STATE Outputs General Description Features The ACTQ657 contains eight non-inverting buffers with TRI-STATE outputs and an 8-bit parity generator/checker. Intended for bus oriented applications, the device combines


    Original
    PDF 54ACTQ657 ACTQ657 54ACTQ657

    SSTUA32864

    Abstract: SSTUA32866
    Text: SSTUG32868 1.8 V 28-bit 1 : 2 configurable registered buffer with parity for DDR2-1G RDIMM applications Rev. 01 — 23 April 2007 Product data sheet 1. General description The SSTUG32868 is a 1.8 V 28-bit 1 : 2 register specifically designed for use on two rank


    Original
    PDF SSTUG32868 28-bit SSTUG32868 14-bit SSTUA32864 SSTUA32866

    DDR2-800

    Abstract: SSTUA32864 SSTUA32866 E6G3
    Text: SSTUM32868 1.8 V 28-bit 1 : 2 configurable registered buffer with parity for DDR2-800 RDIMM applications Rev. 02 — 2 March 2007 Product data sheet 1. General description The SSTUM32868 is a 1.8 V 28-bit 1 : 2 register specifically designed for use on two rank


    Original
    PDF SSTUM32868 28-bit DDR2-800 SSTUM32868 14-bit SSTUA32864 SSTUA32866 E6G3

    Untitled

    Abstract: No abstract text available
    Text: M470L6423DN0 200pin DDR SDRAM SODIMM 512MB DDR SDRAM MODULE 64Mx64 based on sTSOP 32Mx8 DDR SDRAM 200pin SODIMM 64bit Non-ECC/Parity Revision 0.0 May 2002 Rev. 0.0 May 2002 M470L6423DN0 200pin DDR SDRAM SODIMM Revision History Revision 0.0 (May 2002) - First release.


    Original
    PDF M470L6423DN0 200pin 512MB 64Mx64 32Mx8 64bit

    Untitled

    Abstract: No abstract text available
    Text: M381L6423DTL 184pin Unbuffered DDR SDRAM MODULE 512MB DDR SDRAM MODULE 64Mx72(32Mx72*2 bank based on 32Mx8 DDR SDRAM) Unbuffered 184pin DIMM 72-bit ECC/Parity Revision 0.2 May. 2002 Rev. 0.2 May. 2002 M381L6423DTL 184pin Unbuffered DDR SDRAM MODULE Revision History


    Original
    PDF M381L6423DTL 184pin 512MB 64Mx72 32Mx72 32Mx8 72-bit

    Untitled

    Abstract: No abstract text available
    Text: SN74BCT29854 8-BIT TO 9-BIT PARITY BUS TRANSCEIVER S C B S 257- SEPTEMBER 1987 - REVISED NOVEMBER 1993 DW OR NT PACKAGE • BICMOS Process With TTL Inputs and Outputs T O P V IE W • State-of-the-Art BICMOS Design Significantly Reduces Standby Current


    OCR Scan
    PDF SN74BCT29854 Am29854 300-mil bi723 X665303

    of ic 74180

    Abstract: No abstract text available
    Text: TYPES SN54180, SN74180 9-BIT ODD/EVEN PARITY GENERATORS/CHECKERS D E C E M B E R 1 9 7 2 - R E V I S E D D E C E M B E R 1 9 83 S N 5 4 1 8 0 . . J O R W P A C K A G E SN 74180 . J O R N P A C K A G E T O P V IE W F U N C T IO N T A B L E OUTPUTS IN P U T S


    OCR Scan
    PDF SN54180, SN74180 of ic 74180

    Untitled

    Abstract: No abstract text available
    Text: 54AC11853, 74AC 11853 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS TI0157— D3473, MARCH 1990 54AC11B53 . . . JT PACKAGE 74AC11853 . . . DW OR NT PACKAGE High-Speed Bus Transceivers with Parity Generator/Checker TOP VIEW Parity Error Flag Open-Drain Output • Register for Storage of the Parity Error Flag


    OCR Scan
    PDF 54AC11853, TI0157-- D3473, 500-mA 300-mil 54AC11B53 74AC11853 54AC11853 74AC11853

    74F286

    Abstract: SN74F286
    Text: SN 54F286, SN 74F286 9-BIT PARITY GENERATORS/CHECKERS WITH BUS DRIVER PARITY I/O PORT D 2 9 3 2 , M ARC H 1 9 8 7 -R E V IS E D JA N U A R Y 1 9 8 9 SN 54F286 . . . J PACKAGE SN 74F286 . . . D OR N PACKAGE • Generates Either Odd or Even Parity for Nine Data Lines


    OCR Scan
    PDF 54F286, 74F286 300-mil 54F286 74F286 SN54F286 SN74F286

    74HC658

    Abstract: No abstract text available
    Text: SN54HC658, SN54HC659. SN74HC658, SN74HC659 OCTAL BUS TRANSCEIVERS WITH PARITY D 2 B 3 9 . M AR C H 1 9 8 4 -R E V IS E D SEPTEMBER 1 9 8 7 • Bus Transceivers with Inverting Outputs 'HC658 or True Outputs ('HC659) • Generates a Parity Bit for A Bus and B Bus


    OCR Scan
    PDF SN54HC658, SN54HC659. SN74HC658, SN74HC659 HC658) HC659) 300-mil HC658/-HC659 HC367 24-BIT-WIDE 74HC658

    Untitled

    Abstract: No abstract text available
    Text: SN74BCT29853 8-BIT TO 9-BIT PARITY BUS TRANSCEIVER SCBS002D - SEPTEMBER 1987 - REVISED APRIL 1994 DW OR NT PACKAGE TOP VIEW BiCMOS Process With TTL Inputs and Outputs State-of-the-Art BiCMOS Design Significantly Reduces Standby Current OEA[ A1[ A2[ A3 [


    OCR Scan
    PDF SN74BCT29853 SCBS002D Am29853 300-mil

    t1128

    Abstract: No abstract text available
    Text: 54A C T 11286, 74ACT11286 9-BIT PARITY G EN E R A T O R S/C H E C K ER S WITH BU S DRIVER PARITY I/O PORTS TI0124— D3166, AUG U ST 1988— REVISED MARCH 1990 54ACT11286 . . . J PACKAGE 74ACT11286 . . . D O R N PACKAGE • Inputs are TTL-Voltage Compatible


    OCR Scan
    PDF 74ACT11286 TI0124-- D3166, 500-mA 300-mil 54ACT11286 74ACT11286 t1128

    Untitled

    Abstract: No abstract text available
    Text: SNS4F2B0B, SN74F280B 9-BIT PARITY GENERATORSfCHECKERS D 2 9 3 2 , A P R IL 1 9 8 6 - R E V I S E D J A N U A R Y 1 9 8 9 Generates Either Odd or Even Parity for Nine Data Lines SN 54F280B I PACKAGE SN 74F280B . . . D OR N PA CK AG E T O P VIEW I Cascadable for n-Bits Parity


    OCR Scan
    PDF SN74F280B 54F280B 74F280B 300-mil 54F280B 74F280B

    UM82450

    Abstract: No abstract text available
    Text: UMC UM82450 Asynchronous Communication — Element ACE Mi Feature • Adds or deletes standard asynchronous communication bits (start, stop, and parity) to or from serial data stream ■ Full double buffering eliminates need for precise synchronization ■ Independently controlled transmit, receive, I ine status,


    OCR Scan
    PDF UM82450 UM82450

    Untitled

    Abstract: No abstract text available
    Text: Philips Semlconductors-Signetics FAST 74F280A, 74F280B Document No. 853-0363 ECN No. 99142 Date of issue March 191990 Parity Checker Generator Status Product Specification 9-Bit Odd/Even Parity Generator/Checker FAST Products FEA TU RES • High impedance NPN base inputs


    OCR Scan
    PDF 74F280A 74F280B 74F280A, 74F280B 500ns

    Untitled

    Abstract: No abstract text available
    Text: INTEGRATED T O SH IB A 9 -BIT TECHNICAL PARITY TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT CIRCUIT TC74AC280P/F/FN DATA SILICON MONOLITHIC GENERATOR/CHECKER The TC74AC280 is an advanced high speed CMOS 9 - BIT PARITY GENERATOR fabricated with silicon gate and double layer metal wiring C2MOS technology.


    OCR Scan
    PDF TC74AC280P/F/FN TC74AC280 14PIN 14PIN 200mil

    74AS280

    Abstract: 54ALS280 500NT
    Text: TE X A S IN ST R -CLOGICJ fil ~Q§Qf723 T E X A S De| 0^1753 IN S T R LOGIC 00420^ S |~ Df- Y S ~/7 81 Ç 4 2 8 9 6 SN54ALS280, SN54AS280, SN74ALS280, SN74AS280 9-BIT PARITY GENERATORS/CHECKERS D2661, DECEMBER 1982 - REVISED MAY 1986 SN 54A LS2 80, SN 5 4 A S2 8 0 . . . J PA C K A G E


    OCR Scan
    PDF Qf723 SN54ALS280, SN54AS280, SN74ALS280, SN74AS280 D2661, 300-mil 25-LIN 81-LINE 25-line 74AS280 54ALS280 500NT