TV SCHEMA
Abstract: AD201AH 50kD 100lK AD201A AD301A AD301AL 2kd 60
Text: r-. ANALOG W DEVICES GeneralPurposeLow Cost IC Operational Amplifier FEATURES Low Bias and Offset Current Single Capacitor External Compensation for Operating Flexibility Nullable Offset Voltage No Latch-Up Fully Short Circuit Protected Wide Operating Voltage Range
|
Original
|
PDF
|
AD201A,
AD301A
AD301AL
AD20lA,
AD30lA
AD30lAL
300pF
o30pF
TV SCHEMA
AD201AH
50kD
100lK
AD201A
2kd 60
|
Untitled
Abstract: No abstract text available
Text: 3.3V SYNC DRAM PLL Clock Driver Q QS52510A advance INFORMATION Q u a l it y S em iconductor , I n c . FEATURES/BENEFITS DESCRIPTION • • The Q S 5 2 5 10A is a high perform ance, low skew, low jitter, m ultiple output phase lock loop clock driver. It is designed to interface w ith the high-speed SD R AM
|
OCR Scan
|
PDF
|
QS52510A
-100/spread
CDC251
24-pin
006in.
004in.
MO-153AD
MDSC-00034-02
|
Untitled
Abstract: No abstract text available
Text: QS52509A 3.3V SYNC DRAM PLL Clock Driver ADVANCE INFORMATION Q u a l it y S e m ic o n d u c t o r , I n c . FEATURES/BENEFITS DESCRIPTION • Intel PC-100/spread spectrum compliant • 10 outputs: 1 bank of 4, 1 bank of 5, and 1 dedicated output for feedback
|
OCR Scan
|
PDF
|
QS52509A
PC-100/spread
25MHz
160MHz
CDC2509B
24-pin
006in.
004in.
MO-153AD
|
IR 1838 T
Abstract: 1838 pin configuration ir IR 1838 T Pin number IR 1838 1838 T IR 1838 TO PIN DIAGRAM 1838 t pin diagram 1838 ir IR 1838 3.3 v CS40
Text: CYM1838 PRELIMINARY CYPRESS 128K x 32 Static RAM Module Features Functional Description • High-density 4-megabit SRAM module • High-speed CMOS SRAMs — Access time of 25 ns • 66-pin, 1.1-inch-square PGA package • Low active power — 4.0W max. • Hermetic SMD technology
|
OCR Scan
|
PDF
|
CYM1838
66-pin,
CYM1838
CYM1838HG-25C
66-Pin
CYM1838HGâ
IR 1838 T
1838 pin configuration ir
IR 1838 T Pin number
IR 1838
1838 T
IR 1838 TO PIN DIAGRAM
1838 t pin diagram
1838 ir
IR 1838 3.3 v
CS40
|
diode SKE 1/17
Abstract: diode SKE 1/16
Text: 3.3V SYNC DRAM PLL Clock Driver Q QS52510A advance INFORMATION Q u a l it y S em iconductor , I n c . FEATURES/BENEFITS DESCRIPTION • • The Q S 5 2 5 10A is a high perform ance, low skew, low jitter, m ultiple output phase lock loop clock driver. It is designed to interface w ith the high-speed SD R AM
|
OCR Scan
|
PDF
|
QS52510A
-100/spread
CDC251
24-pin
006in.
004in.
MO-153AD
MDSC-00034-03
diode SKE 1/17
diode SKE 1/16
|
Untitled
Abstract: No abstract text available
Text: MITSUBISHI LSIs M5M5189BP, J- IS, -20, -25 6 5 5 36 -B IT 16384-W ORD BY 4-BIT CMOS STATIC RAM D E S C R IP T IO N This is a family of 16384 w ord by 4-bit static R A M s, fabri cated with the high-performance C M O S silicon-gate M O S process and designed for high-speed application. These
|
OCR Scan
|
PDF
|
M5M5189BP,
6384-W
65536-BIT
16384-WORD
|
Untitled
Abstract: No abstract text available
Text: 3.3V SYNC DRAM PLL Clock Driver QS52509A ADVANCE INFORMATION Q uality Semiconductor, I nc . FEATURES/BENEFITS DESCRIPTION • Intel PC-100/spread spectrum compliant • 10 outputs: 1 bank of 4, 1 bank of 5, and 1 dedicated output for feedback • Balanced drive outputs: ±12mA
|
OCR Scan
|
PDF
|
QS52509A
PC-100/spread
25MHz
160MHz
CDC2509B
24-pin
QS52509A
MO-153AD
MDSC-00033-03
|
Untitled
Abstract: No abstract text available
Text: 3.3V SYNC DRAM PLL Clock Driver Q uality QS52510A ADVANCE INFORMATION Semiconductor, I nc. FEATURES/BENEFITS DESCRIPTION • Intel PC-100/spread spectrum compliant • 11 outputs: one bank of 10, and 1 dedicated output for feedback • Balanced drive outputs: ±12mA
|
OCR Scan
|
PDF
|
QS52510A
PC-100/spread
25MHz
160MHz
CDC251
24-pin
QS52510A
MO-153AD
MDSC-00034-02
|
Untitled
Abstract: No abstract text available
Text: HM621100A Series Preliminary 1,048,576-Word x 1-Bit High Speed CMOS Static Ram • DESCRIPTION The HM621100A is a high speed 1M Static RAM organized as 1,048,576-word x 1-bit. It realizes high speed access time 20/25/35 ns and low power consumption, employing CMOS process technology
|
OCR Scan
|
PDF
|
HM621100A
576-Word
32-bit
HM621100A,
28-pin
ns/25
ns/35
|
xsxx
Abstract: No abstract text available
Text: MOSEL MS76502A MAY 1992 256 x 16 BI-DIRECTIONAL FIFO WITH PARITY GENERATOR/CHECKER FEATURES DESCRIPTION • 256 x 16 bi-directional FIFO The MS76502A is an asynchronous 256 x 16 BiFlFO using adual port RAM based architecture. The MS76502 has two 16-bit bi-directional data ports. User can select
|
OCR Scan
|
PDF
|
MS76502A
MAY1992
16-bit
25MHz
33MHz
52-pin
MS76502A
MS76502
direction05)
xsxx
|
Untitled
Abstract: No abstract text available
Text: 3.3V SYNC DRAM PLL Clock Driver QS52509A ADVANCE INFORMATION Q uality S e m ic o n d u c t o r , I n c . FEATURES/BENEFITS DESCRIPTION • • The QS52509A is a high performance, low skew, low jitter, multiple output phase lock loop clock driver. It is designed to interface with the high-speed SDRAM
|
OCR Scan
|
PDF
|
QS52509A
QS52509A
25MHz
166MHz.
PC-100
MO-153AD
MDSC-00033-02
|
Untitled
Abstract: No abstract text available
Text: HM62932 Series Preliminary 32,768-Word x 9-Bit High Speed CMOS Static Ram I FEATURES High speed: fast access time 15/20 ns max Low Power Standby: 15^W (typ.) (L-version) Operation: 350mW (typ.) Single 5V supply Completely static memory No clock or timing strobe required
|
OCR Scan
|
PDF
|
HM62932
768-Word
350mW
|
Untitled
Abstract: No abstract text available
Text: TOSHIBA MOS MEMORY PRODUCTS TMM2018AP-25' TMM2018AP-35, TMM2018ÄP-45 iDESCRIPTIONl The TMM2018AP is a 16,384 bits high speed and low power static random access memory organized as 2,048 words by 8 bits and operates from a single 5V supply. Toshiba's high performance device technology provides both high speed and low power
|
OCR Scan
|
PDF
|
TMM2018AP-25
TMM2018AP
25ns/35ns/45ns
150mA/135mA/135mA.
MM2018AP-25,
TMM2018AP-35,
TMM2018AP-45
|
Untitled
Abstract: No abstract text available
Text: QS52509A 3.3V SYNC DRAM PLL Clock Driver ADVANCE INFORMATION Q u a l it y S e m ic o n d u c t o r , I n c . FEATURES/BENEFITS DESCRIPTION • Intel PC-100/spread spectrum compliant • 10 outputs: 1 bank of 4, 1 bank of 5, and 1 dedicated output for feedback
|
OCR Scan
|
PDF
|
QS52509A
PC-100/spread
25MHz
160MHz
CDC2509B
24-pin
006in.
004in.
MO-153AD
|
|
km6161002j15
Abstract: No abstract text available
Text: PRELIMINARY KM6161002 CMOS SRAM 65,536 W O R D x 16 Bit High-Speed CMOS Static RAM FEATURES GENERAL DESCRIPTION • Fast Access Time: 15, 17, 20ns Max. • Low Power Dissipation Standby (TTL) : 40mA (Max.) (CMOS) : 10mA (Max.) Operating KM6161002J-15: 230mA (Max.)
|
OCR Scan
|
PDF
|
KM6161002
KM6161002J-15:
230mA
KM6161002J-17:
220mA
KM6161002J-20:
210mA
KM6161002J:
44-Pin
KM6161002
km6161002j15
|
Untitled
Abstract: No abstract text available
Text: IMAGE UNAVAILABLE • Q743D1D SÖ3 ■ GL 3301 SYMBOL MIN. TYP. MAX. UNIT E17E16 Voltage at Pin 1 7 -V oltage at Pin 16 -0 .3 0.3 V D.C Voltage Difference Between any demod. output E16E15 Voltage at Pin 16 -Voltage at Pin 1 5 -0 .3 0.3 V D.C Voltage Difference
|
OCR Scan
|
PDF
|
Q743D1D
E17E16
E16E15
E15E17
270pF
II-----330Q
10OpF
|
Untitled
Abstract: No abstract text available
Text: 3.3V SYNC DRAM PLL Clock Driver QS52510A ADVANCE INFORMATION Q u a l it y S e m ic o n d u c t o r , I n c . FEATURES/BENEFITS DESCRIPTION • Intel PC-100/spread spectrum compliant • 11 outputs: one bank of 10, and 1 dedicated output for feedback • Balanced drive outputs: ±12mA
|
OCR Scan
|
PDF
|
QS52510A
PC-100/spread
25MHz
160MHz
CDC251
24-pin
QS52510A
MO-153AD
MDSC-00034-03
|
PC-100
Abstract: TSK1V
Text: ö 3.3V SYNC DRAM PLL Clock Driver QS52510A advance INFORMATION Q u a l it y S e m ic o n d u c t o r , I n c . FEATURES/BENEFITS DESCRIPTION • • The QS52510A is a high performance, low skew, low jitter, multiple output phase lock loop clock driver. It
|
OCR Scan
|
PDF
|
QS5251
PC-100/spread
25MHz
160MHz
CDC251
24-pin
006in.
004in.
MO-153AD
PC-100
TSK1V
|
Untitled
Abstract: No abstract text available
Text: SONY CXK77V181 OGB/TM -9 /1 0 /1 2 65,536-Word-by-18-Bit High-Speed CMOS Synchronous Static RAM Preliminary Description Features The CXK77V1810GB/TM is a high-speed CMOS syn chronous static RAM with common I/O pins, organized as 65,536-words-by-18-bits. This synchronous SRAM
|
OCR Scan
|
PDF
|
CXK77V181
536-Word-by-18-Bit
CXK77V1810GB/TM
536-words-by-18-bits.
o30pF
CXK77V181OGB/TM
|
7641pc
Abstract: 7641 prom
Text: M MCM7641 MCM7641A M O T O R O L A T h e M C M 7 6 4 1 a n d M C M 7 6 4 1 A , t o g e t h e r w it h v a r io u s o t h e r 7 6 x x s e r ie s T T L P R O M S , c o m p r is e a c o m p le t e a n d c o m p a t ib le f a m ily h a v in g c o m m o n d c e l e c t r i c a l c h a r a c t e r i s t i c s a n d i d e n t i c a l p r o
|
OCR Scan
|
PDF
|
MCM7641
MCM7641A
MCM7641/MCM7641A
7641/41A
7641pc
7641 prom
|
500D
Abstract: CDC2509B PC-100 OPF 345 diode
Text: 3.3V SYNC DRAM PLL Clock Driver Q u a l it y QS52509A ADVANCE INFORMATION S e m ic o n d u c t o r , I n c . FEATURES/BENEFITS DESCRIPTION • • The QS52509A is a high performance, low skew, low jitter, multiple output phase lock loop clock driver. It is
|
OCR Scan
|
PDF
|
QS52509A
PC-100/spread
25MHz
160MHz
CDC2509B
24-pin
QS52509A
006in.
004in.
MO-153AD
500D
CDC2509B
PC-100
OPF 345 diode
|