NT6SM16M16AG-S1
Abstract: lpddr2-s2 NT6SM16M16AG NT6SM16M16AG-S1I 128T64
Text: 256Mb LPSDR SDRAM NT6SM16M16AG NT6SM8M32AK Feature Options Fully synchronous; all signals registered on positive edge of z z Marking VDD /VDDQ system clock -1.8V/1.8V M Internal, pipelined operation; column address can be changed z z every clock cycle
|
Original
|
256Mb
NT6SM16M16AG
NT6SM8M32AK
-16Meg
-54-ball
-90-ball
x13mm)
16M16
NT6SM16M16AG-S1
lpddr2-s2
NT6SM16M16AG-S1I
128T64
|
PDF
|
A1930
Abstract: No abstract text available
Text: 256Mb LPSDR SDRAM NT6SM8M32AK Feature Options Fully synchronous; all signals registered on positive edge of Marking VDD /VDDQ system clock -1.8V/1.8V M Internal, pipelined operation; column address can be changed Configuration every clock cycle
|
Original
|
256Mb
NT6SM8M32AK
-16Meg
16M16
A1930
|
PDF
|
Lpddr2 Idd7
Abstract: Jedec lpddr2 216-ball LPDDR 8Gb lpddr2-s2
Text: 256Mb LPSDR SDRAM NT6SM8M32AK Feature Options Fully synchronous; all signals registered on positive edge of Marking VDD /VDDQ system clock -1.8V/1.8V M Internal, pipelined operation; column address can be changed Configuration every clock cycle
|
Original
|
256Mb
NT6SM8M32AK
-16Meg
-54-ball
-90-ball
x13mm)
16M16
Lpddr2 Idd7
Jedec lpddr2
216-ball
LPDDR 8Gb
lpddr2-s2
|
PDF
|
NTC 200-9
Abstract: a2240 128M16 A1930 NT6SM16M32
Text: 512Mb LPSDR SDRAM NT6SM16M32AK Feature Options Fully synchronous; all signals registered on positive edge of Marking VDD /VDDQ system clock -1.8V/1.8V M Internal, pipelined operation; column address can be changed Configuration every clock cycle
|
Original
|
512Mb
NT6SM16M32AK
-16Meg
16M32
NTC 200-9
a2240
128M16
A1930
NT6SM16M32
|
PDF
|
Lpddr2 Idd7
Abstract: 216-ball LPDDR2 NT6SM16M32 NT6SM16M32AK-S1
Text: 512Mb LPSDR SDRAM NT6SM16M32AK Feature Options Fully synchronous; all signals registered on positive edge of Marking VDD /VDDQ system clock -1.8V/1.8V M Internal, pipelined operation; column address can be changed Configuration every clock cycle
|
Original
|
512Mb
NT6SM16M32AK
-16Meg
-90-ball
x13mm)
16M32
Lpddr2 Idd7
216-ball LPDDR2
NT6SM16M32
NT6SM16M32AK-S1
|
PDF
|
NT6SM32M16AG-S1
Abstract: NT6SM16M32 128M32 NT6SM16M32AK NT6SM32M16AG Lpddr2 Idd1 8M32R NT6SM16M32AK-S1 lpddr2 layout lpddr2 256mb
Text: 512Mb LPSDR SDRAM NT6SM32M16AG / NT6SM16M32AK / NT6SM16M32RAK Feature Options Fully synchronous; all signals registered on positive edge of Marking VDD /VDDQ system clock -1.8V/1.8V M Internal, pipelined operation; column address can be changed
|
Original
|
512Mb
NT6SM32M16AG
NT6SM16M32AK
NT6SM16M32RAK
-32Meg
-16Meg
-54-ball
-90-ball
x13mm)
32M16
NT6SM32M16AG-S1
NT6SM16M32
128M32
Lpddr2 Idd1
8M32R
NT6SM16M32AK-S1
lpddr2 layout
lpddr2 256mb
|
PDF
|
Lpddr2 Idd7
Abstract: COMMAND42 lpddr2 256mb lpddr2 layout NT6SM32M16AG-S2 LPDDR2 1Gb Memory NT6SM16M32
Text: 512Mb LPSDR SDRAM NT6SM32M16AG / NT6SM16M32AK / NT6SM16M32RAK Feature Options Fully synchronous; all signals registered on positive edge of Marking VDD /VDDQ system clock -1.8V/1.8V M Internal, pipelined operation; column address can be changed
|
Original
|
512Mb
NT6SM32M16AG
NT6SM16M32AK
NT6SM16M32RAK
-32Meg
-16Meg
-54-ball
-90-ball
x13mm)
32M16
Lpddr2 Idd7
COMMAND42
lpddr2 256mb
lpddr2 layout
NT6SM32M16AG-S2
LPDDR2 1Gb Memory
NT6SM16M32
|
PDF
|