Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    LATTICE MACHXO2 PRODUCT FAMILY Search Results

    LATTICE MACHXO2 PRODUCT FAMILY Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    MGN1S1208MC-R7 Murata Manufacturing Co Ltd DC-DC 1W SM 12-8V GAN Visit Murata Manufacturing Co Ltd
    MGN1D120603MC-R7 Murata Manufacturing Co Ltd DC-DC 1W SM 12-6/-3V GAN Visit Murata Manufacturing Co Ltd
    MGN1S1212MC-R7 Murata Manufacturing Co Ltd DC-DC 1W SM 12-12V GAN Visit Murata Manufacturing Co Ltd
    MGN1S0508MC-R7 Murata Manufacturing Co Ltd DC-DC 1W SM 5-8V GAN Visit Murata Manufacturing Co Ltd
    MGN1S0512MC-R7 Murata Manufacturing Co Ltd DC-DC 1W SM 5-12V GAN Visit Murata Manufacturing Co Ltd

    LATTICE MACHXO2 PRODUCT FAMILY Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    LCMXO2-1200

    Abstract: CEL-9750ZHF CEL-9750ZHF10
    Text: MachXO2 Product Family Qualification Summary Lattice Document # 25 – 106923 July 2013 Lattice Semiconductor Corporation Doc. #25-106923 Rev. G 1 Dear Customer, Enclosed is Lattice Semiconductor‟s MachXO2 Product Family Qualification Report. This report was created to assist you in the decision making process of selecting and using our products. The


    Original
    LCMXO2-1200-25WLCSP LCMXO2-1200 CEL-9750ZHF CEL-9750ZHF10 PDF

    XO2-4000

    Abstract: XO2-256 3g modem ic I2C Memory ic TQFP 100 PACKAGE footprint MACHXO2 SD 6864
    Text: D O - I T - A L L P L D ER Optimized for Consumer Applications The MachXO2 family of non-volatile infinitely reconfigurable Programmable Logic Devices PLDs is designed for low-power consumer applications such as smart phones, GPS devices and PDAs. Combining an optimized


    Original
    65-nm 1-800-LATTICE I0210 XO2-4000 XO2-256 3g modem ic I2C Memory ic TQFP 100 PACKAGE footprint MACHXO2 SD 6864 PDF

    LCMXO2-1200HC-4TG100C

    Abstract: LCMXO2-256HC-4TG100I LCMXO2-1200 tn1200 lcmxo2 LCMXO2-1200HC-4TG100 LCMXO2-2000 LCMXO2-7000 MachXO2-1200 LCMXO2-4000HC
    Text: MachXO2 Family Handbook HB1010 Version 01.0, November 2010 MachXO2 Family Handbook Table of Contents November 2010 Section I. MachXO2 Family Data Sheet Introduction Features . 1-1


    Original
    HB1010 LCMXO2-1200HC-4TG100C LCMXO2-256HC-4TG100I LCMXO2-1200 tn1200 lcmxo2 LCMXO2-1200HC-4TG100 LCMXO2-2000 LCMXO2-7000 MachXO2-1200 LCMXO2-4000HC PDF

    XO2-640

    Abstract: "lattice semiconductor" sigma Delta MACHXO2
    Text: T H E D O - I T - A L L P L D The MachXO2 family of non-volatile infinitely reconfigurable Programmable Logic Devices PLDs is designed for system applications found in telecommunications infrastructure, computing, industrial and medical equipment. Combining an optimized lookup table (LUT) architecture with 65-nm embedded Flash


    Original
    65-nm 1-800-LATTICE I0209 XO2-640 "lattice semiconductor" sigma Delta MACHXO2 PDF

    LCMXO2-256 pinout

    Abstract: No abstract text available
    Text: MachXO2 Family Data Sheet Preliminary DS1035 Version 01.2, April 2011 MachXO2 Family Data Sheet Introduction April 2011 Features Preliminary Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks for high-speed I/O 


    Original
    DS1035 DS1035 LCMXO2-256 pinout PDF

    CABGA

    Abstract: sram 2112 jtag sequence lattice MachXO2 embedded application in medical field in TQFP 144 PACKAGE lattice Lattice XO2 spi lpc MACHXO2
    Text: D O - I T - A L L P L D Optimized for System Control Applications The MachXO2 family of non-volatile infinitely reconfigurable Programmable Logic Devices PLDs is designed for system control applications found in telecommunications infrastructure, computing, industrial


    Original
    65-nm 1-800-LATTICE I0209 CABGA sram 2112 jtag sequence lattice MachXO2 embedded application in medical field in TQFP 144 PACKAGE lattice Lattice XO2 spi lpc MACHXO2 PDF

    IC free

    Abstract: SD 6864 XO2-1200 ic ir 2112 LVDS I2C EEPROM wifi to i2c Lattice XO2 XO2-7000 dual port fifo MACHXO2
    Text: D O - I T - A L L P L D ER Optimized for Consumer Applications The MachXO2 family of non-volatile infinitely reconfigurable Programmable Logic Devices PLDs is designed for low-power consumer applications such as smart phones, GPS devices and PDAs. Combining an optimized


    Original
    65-nm 1-800-LATTICE I0210 IC free SD 6864 XO2-1200 ic ir 2112 LVDS I2C EEPROM wifi to i2c Lattice XO2 XO2-7000 dual port fifo MACHXO2 PDF

    LCMX02

    Abstract: LCMX02 1200 LCMXO2-1200HC-4TG144C LCMXO2-4000HC LCMXO2-1200HC-4MG132C lcmxo2-1200 TQFP-144 footprint LCMXO2-7000HC LCMXO2-640HC-4TG100C LCMX02-2000
    Text: MachXO2 Family Data Sheet Preliminary DS1035 Version 01.5, August 2011 MachXO2 Family Data Sheet Introduction April 2011 Features Preliminary Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks for high-speed I/O 


    Original
    DS1035 DS1035 MachXO2-2000 MachXO2-1200-R1 LCMX02-2000UHE4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-6FG484I. AN8086, LCMX02 LCMX02 1200 LCMXO2-1200HC-4TG144C LCMXO2-4000HC LCMXO2-1200HC-4MG132C lcmxo2-1200 TQFP-144 footprint LCMXO2-7000HC LCMXO2-640HC-4TG100C LCMX02-2000 PDF

    MachXO2-1200

    Abstract: MachXO2-256 BLVDS-25 MACHXO2 MachXO2-4000 TN1203 LVCMOS18D LVCMOS15 LVCMOS25 LVCMOS25D
    Text: MachXO2 sysIO Usage Guide November 2010 Advance Technical Note TN1202 Introduction The MachXO2 PLD family sysIO™ buffers are designed to meet the needs of flexible I/O standards in today’s fast-paced design world. The supported I/O standards range from single-ended I/O standards to differential I/O


    Original
    TN1202 MachXO2-1200 MachXO2-256 BLVDS-25 MACHXO2 MachXO2-4000 TN1203 LVCMOS18D LVCMOS15 LVCMOS25 LVCMOS25D PDF

    LCMX02

    Abstract: LCMXO2-4000 LCMX02 1200 LCMX02-2000 LCMXO2-7000HC-4TG144 HB1010 LCMXO2-1200HC-4MG132C LCMXO2 verilog HDL program to generate PWM XO2-640
    Text: MachXO2 Family Handbook HB1010 Version 01.9, September 2011 MachXO2 Family Handbook Table of Contents September 2011 Section I. MachXO2 Family Data Sheet Introduction Features . 1-1


    Original
    HB1010 TN1204 TN1205 TN1199 LCMX02 LCMXO2-4000 LCMX02 1200 LCMX02-2000 LCMXO2-7000HC-4TG144 LCMXO2-1200HC-4MG132C LCMXO2 verilog HDL program to generate PWM XO2-640 PDF

    MachXO2-1200

    Abstract: MACHXO2 7000 pinout file PL5C MachXO2-256 MachXO2-640 tn1200 MACHXO2 7000 pinout MACHXO2 1200 pinout file MachXO2-7000 MachXO2-4000
    Text: MachXO2 Density Migration November 2010 Advance Technical Note TN1200 Introduction The MachXO2 PLD family is designed to provide density migration within the same package. Density migration enables system designers to migrate their design to a higher or lower density device without changing the PCB layout. By eliminating the need to modify the PCB layout, density migration provides designers with greater flexibility


    Original
    TN1200 1-800-LATTICE MachXO2-1200 MACHXO2 7000 pinout file PL5C MachXO2-256 MachXO2-640 tn1200 MACHXO2 7000 pinout MACHXO2 1200 pinout file MachXO2-7000 MachXO2-4000 PDF

    vhdl spi interface wishbone

    Abstract: MachXO2 Family MACHXO2 MachXO2-4000 TN1204 MachXO2-1200 MachXO22000 wishbone
    Text: Using User Flash Memory and Hardened Control Functions in MachXO2 Devices November 2010 Advance Technical Note TN1205 Introduction The MachXO2 PLD family combines a high-performance, low power, PLD fabric with built-in, hardened control functions and on-chip user Flash memory. The hardened control functions ease design implementation and save


    Original
    TN1205 16-bit MachXO2-640 TN1204, 1-800-LATTICE vhdl spi interface wishbone MachXO2 Family MACHXO2 MachXO2-4000 TN1204 MachXO2-1200 MachXO22000 wishbone PDF

    lcmxo2-1200

    Abstract: LCMXO2-2000 LCMXO2-256 LCMXO2-4000 LCMXO2-640 LCMXO2-256HC-4TG100I LCMXO2-7000 MACHXO2 7000 pinout file MachXO2-1200 LCMXO2-2000HC-4BG256C
    Text: MachXO2 Family Data Sheet Advance DS1035 Version 01.0, November 2010 MachXO2 Family Data Sheet Introduction November 2010 Features Advance Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks per edge for high-speed 


    Original
    DS1035 DS1035 lcmxo2-1200 LCMXO2-2000 LCMXO2-256 LCMXO2-4000 LCMXO2-640 LCMXO2-256HC-4TG100I LCMXO2-7000 MACHXO2 7000 pinout file MachXO2-1200 LCMXO2-2000HC-4BG256C PDF

    Untitled

    Abstract: No abstract text available
    Text: MachXO2 Family Data Sheet Preliminary DS1035 Version 01.5, August 2011 MachXO2 Family Data Sheet Introduction April 2011 Features Preliminary Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks for high-speed I/O 


    Original
    DS1035 DS1035 MachXO2-2000 MachXO2-1200-R1 LCMX02-2000UHE4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-6FG484I. AN8086, PDF

    TN1204

    Abstract: sspi MACHxo2 programming jtag sequence lattice MachXO2 verilog code for I2C WISHBONE INTERFACE MachXO2 Family vhdl spi interface wishbone SPI flash PCB LAYOUT GUIDE
    Text: MachXO2 Programming and Configuration Usage Guide November 2010 Advance Technical Note TN1204 Introduction The MachXO2 PLD family is built using Flash memory cells and SRAM memory cells. The on-chip Flash memory is used to store the configuration data and provides non-volatile capability to these devices. On-chip storage of


    Original
    TN1204 TN1205, TN1207, 1-800-LATTICE TN1204 sspi MACHxo2 programming jtag sequence lattice MachXO2 verilog code for I2C WISHBONE INTERFACE MachXO2 Family vhdl spi interface wishbone SPI flash PCB LAYOUT GUIDE PDF

    lattice MachXO2 Pinouts files

    Abstract: JESD79-2F LCMXO2-2000HC-6FTG256C modelsim 6.3f DDR2 chip LCMXO2-2000HC-6FTG256CES DDR2 DIMM VHDL LCMXO2-2000 LCMXO2-4000 Verilog DDR memory model
    Text: DDR & DDR2 SDRAM Controller for MachXO2 PLD Family IP Cores User’s Guide Piplelined Versions November 2010 ipug93_01.0 Table of Contents Chapter 1. Introduction . 5


    Original
    ipug93 LCMXO2-2000HC-6FTG256C lattice MachXO2 Pinouts files JESD79-2F modelsim 6.3f DDR2 chip LCMXO2-2000HC-6FTG256CES DDR2 DIMM VHDL LCMXO2-2000 LCMXO2-4000 Verilog DDR memory model PDF

    single port ram testbench vhdl

    Abstract: TN1201 MachXO2-1200 MACHXO2 Table12-15 A001 MachXO27000 DPR16X4C single port RAM
    Text: Memory Usage Guide for MachXO2 Devices November 2010 Advance Technical Note TN1201 Introduction This technical note discusses the memory usage for the Lattice MachXO2 PLD family. It is intended to be used by design engineers as a guide in integrating the EBR and PFU based memories for these devices in ispLEVER .


    Original
    TN1201 single port ram testbench vhdl TN1201 MachXO2-1200 MACHXO2 Table12-15 A001 MachXO27000 DPR16X4C single port RAM PDF

    Untitled

    Abstract: No abstract text available
    Text: DDR & DDR2 SDRAM Controller for MachXO2 PLD Family IP Cores User’s Guide Piplelined Versions February 2012 ipug93_01.1 Table of Contents Chapter 1. Introduction . 5


    Original
    ipug93 LCMXO2-2000HC-6FTG256C PDF

    Lattice NAND Flash Controller

    Abstract: MachXO22000 Lattice MachXO2 Product Family
    Text: Using Low Cost, Non-Volatile PLDs in System Applications A Lattice Semiconductor White Paper November 2010 Lattice Semiconductor 5555 Northeast Moore Ct. Hillsboro, Oregon 97124 USA Telephone: 503 268-8000 www.latticesemi.com 1 Using Low Cost Non-Volatile PLDs in System Applications


    Original
    PDF

    MachXO2-1200

    Abstract: TN1203 TN1199 GDDR71 Lattice XO2 IDDRX71A ODDRX71A MACHXO2 1200 pinout file ddrx2
    Text: Implementing High-Speed Interfaces with MachXO2 Devices November 2010 Advance Technical Note TN1203 Introduction In response to the increasing need for higher data bandwidth, the industry has migrated from the traditional Single Data Rate SDR to the Double Data Rate (DDR) architecture. SDR uses either the rising edge or the falling edge


    Original
    TN1203 1-800-LATTICE MachXO2-1200 TN1203 TN1199 GDDR71 Lattice XO2 IDDRX71A ODDRX71A MACHXO2 1200 pinout file ddrx2 PDF

    Untitled

    Abstract: No abstract text available
    Text: MachXO2 Family Data Sheet DS1035 Version 02.2, September 2013 MachXO2 Family Data Sheet Introduction January 2013 Features Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks for high-speed I/O  interfaces top and bottom sides only


    Original
    DS1035 DS1035 0A-13. PDF

    LCMXO2-256 pinout

    Abstract: LCMXO2-2000 pinout
    Text: MachXO2 Family Data Sheet DS1035 Version 02.1, June 2013 MachXO2 Family Data Sheet Introduction January 2013 Features Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks for high-speed I/O  interfaces top and bottom sides only


    Original
    DS1035 DS1035 MachXO2-4000HE LCMXO2-256 pinout LCMXO2-2000 pinout PDF

    Untitled

    Abstract: No abstract text available
    Text: MachXO2 Family Data Sheet DS1035 Version 2.5, May 2014 MachXO2 Family Data Sheet Introduction February 2014 Features Data Sheet DS1035  Flexible On-Chip Clocking • Eight primary clocks • Up to two edge clocks for high-speed I/O  interfaces top and bottom sides only


    Original
    DS1035 DS1035 XO2-2000 LCMXO2-2000ZE-1UWG49CTR LCMXO2-2000ZE-1UWG49ITR PDF

    Untitled

    Abstract: No abstract text available
    Text:  MachXO2 Breakout Board Evaluation Kit User’s Guide January 2014 Revision: EB68_02.2  MachXO2 Breakout Board Evaluation Kit User’s Guide Introduction Thank you for choosing the Lattice Semiconductor MachXO2 Breakout Board Evaluation Kit! This user’s guide describes how to start using the MachXO2 Breakout Board, an easy-to-use platform for evaluating and designing with the MachXO2 ultra-low density FPGA. Along with the board and accessories, this kit


    Original
    MachXO2-7000HE MachXO2-12R16, RC0603JR-070RL CRCW06031R00JNEAHP RC0603FR-07100RL RC0402FR-071KL FT2232HL 93LC56C-I/SN LCMXO2-7000HE-4TG144C PDF