ce50a
Abstract: a1456 AS AE A
Text: IN T E G R A T E D D E V IC E =17 dË 4 8 2 5 7 7 1 I N T E G R A T E D D E V I C E . | 4ÔHS771 □□□E7T7 97D 027 97 y T- 128Kx 8 SRAM WITH REGISTERED ADDRESS LINES, AND REGISTERED DATA LINES 1A j,/. IDT7M825 Address, Write Enable W E and the three C hip Select (CS)
|
OCR Scan
|
PDF
|
HS771
128Kx
IDT7M825
20MHz
IDT7M825
-200mV
4A25771
128KX8)
ce50a
a1456
AS AE A
|
Untitled
Abstract: No abstract text available
Text: 128K x 8 SRAM WITH REGISTERED ADDRESS LINES, AND REGISTERED DATA LINES A ddress, W rite E nable W E and th e th re e C hip S elect (CS) lin e s a re co n tro lle d b y CP. W hen C E (c lo c k enable) is asserted, all address, C S a n d W E d ata th a t m eets th e sp e c ifie d set-up tim e w ill
|
OCR Scan
|
PDF
|
-200mV
IDT7M825
|
Untitled
Abstract: No abstract text available
Text: 1 MEGABIT 128K x 8 REGISTERED/BUFFERED/ LATCHED CMOS STATIC RAM SUBSYSTEMS IDT7M824 FAMILY FEATURES: DESCRIPTION: • High-density 1024K-bit (128K x 8-bit) CMOS static RAM modules with registered/buffered/latched addresses and l/Os The IDT7M824 fam ily is a set of 1024K-bit (128K x 8-bit) high
|
OCR Scan
|
PDF
|
1024K-bit
-15mA
64-pin,
IDT49C802
IDT49C802
|
IDT7M824
Abstract: No abstract text available
Text: INT EGR AT E» DEVICE T7 4 8 25 77 1 I N T E G R A T E D DEVI CE " Î ËJ 4055771 Q0027Ö1 4 J “ 97D 0 2 7 8 Ï 1 M EGABIT 128K x 8) R EG ISTE R ED /B U FFER ED / LATCHED C M O S STATIC RAM SUB SYSTEM S D/ T-46-23-14 IDT7M824 FAMILY FEATURES: DESCRIPTION:
|
OCR Scan
|
PDF
|
Q0027
T-46-23-14
1024K-blt
64-pfn,
IDT49C802
IDT7M824
|