Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    GR499CORE Search Results

    GR499CORE Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    HDB3 matlab

    Abstract: block diagram prbs generator in matlab matlab pn sequence generator HP54502A
    Text: DART Device Advanced E3/DS3 Receiver/Transmitter TXC-02030 FEATURES DESCRIPTION • Single LIU for E3 and DS3 The Dual-market Advanced E3/DS3 Receiver/Transmitter DART device performs the receive and transmit line interface functions required for transmission of E3


    Original
    PDF TXC-02030 TXC-02030-MB HDB3 matlab block diagram prbs generator in matlab matlab pn sequence generator HP54502A

    rneg2

    Abstract: No abstract text available
    Text: QT1F-Plus Device Quad T1 Framer-Plus TXC-03103C DESCRIPTION • D4 SF, ESF including HDLC Link support , and transparent framing modes • Encodes/decodes AMI/B8ZS and forced ones density line codes • Fractional T1 gapped clock • Monitor function for frame pulse, clock and data


    Original
    PDF TXC-03103C TXC-03103C-MB, rneg2

    VTXP-6

    Abstract: TXC-06951 g803 Motorola 0X69 TXC-06951-MB 98822
    Text: VTXP-6 Device STM-1/STS-3 SDH/SONET TU/VT Processor and Cross Connect TXC-06951 DATA SHEET PRELIMINARY TXC-06951-MB, Ed. 5 March 2006 FEATURES APPLICATIONS • Supports two line ports using the standard byte wide 19.44 MHz Telecom Bus, or a single line port using the standard byte wide 77.76 MHz Telecom Bus.


    Original
    PDF TXC-06951 TXC-06951-MB, TU-11/TU-12/TU-3/ VTXP-6 TXC-06951 g803 Motorola 0X69 TXC-06951-MB 98822

    GR-1400

    Abstract: No abstract text available
    Text: PHAST-12E Device Programmable, High-Performance ATM/PPP/TDM SONET/SDH Terminator for Level 12 with Enhanced Features TXC-06212 TECHNICAL OVERVIEW LINE SIDE Serial LIU Clocks The PHAST-12E is a highly integrated SONET/SDH terminator device designed for ATM cell, frame, higher order multiplexing,


    Original
    PDF PHAST-12E TXC-06212 STS-12/STS-12c/STM-4/STM-4c, STS-12/STS-12c/STM-4/STM-4c STS-12, TXC-06212-MA GR-1400

    A1515-1

    Abstract: No abstract text available
    Text: EtherMap -48 Device OC-48 SONET/SDH Ethernet Mapper TXC-06710 TECHNICAL OVERVIEW PRODUCT PREVIEW TERMINAL SIDE Control & Clock EEPROM Signals Serial Interface EtherMap™-48 TXC-06710 is a highly-integrated device for mapping IEEE 802.3 100/1000 Mbps Ethernet and block encoded


    Original
    PDF EtherMapTM-48 OC-48 TXC-06710 STS-48/STM-16 STS-12/STM-4 AU-4-16c/AU-4-4c/AU-4/AU-3 OC-12/4x STS48-SPE/STS-48c-copyright, TXC-06710-MA, A1515-1

    DOCUMENTATION OF SHADOW ALARM

    Abstract: ndf 020-21
    Text: T1Mx28 Device DS1 Mapper 28-Channel TXC-04228 TECHNICAL OVERVIEW PRODUCT PREVIEW FEATURES DESCRIPTION • Twenty-eight independent 1.544 Mbit/s DS1 mappers • Single/dual byte-parallel Telecom Bus @ 6.48 MHz 28 slots or 19.44 MHz (84 slots) • Floating VT1.5 byte-synchronous mapping for use


    Original
    PDF T1Mx28 28-Channel TXC-04228 VC-4/AU-3/TU-11) 5/TU-11 DOCUMENTATION OF SHADOW ALARM ndf 020-21

    MC 4011 BCP

    Abstract: PKT 4113 API ncp 6131 SWITCHING SYSTEMS INTERNATIONAL sqm 225 leach 1522 her 4541 MSP SNCP t 1451 n 52 toh SWITCHING SYSTEMS INTERNATIONAL sqm 350 k2400 EQUIVALENT
    Text: EtherPHAST -24 Device 2x OC-12/STM-4 SONET/SDH Ethernet Mapper TXC-06745 DATA SHEET TXC-06745-MB, Ed. 2 February 2006 FEATURES APPLICATIONS • Client Interfaces: 2x GMII/24x SMII/4x TBI/MPI 24 channel packet all pin shared • Two serial Gigabit Ethernet (1.25 Gbit/s) ports with integrated CRSU/SerDes (8B/10B)


    Original
    PDF OC-12/STM-4 TXC-06745 TXC-06745-MB, GMII/24x 8B/10B) 8B/10B 32-bit EtherPHAST-24 MC 4011 BCP PKT 4113 API ncp 6131 SWITCHING SYSTEMS INTERNATIONAL sqm 225 leach 1522 her 4541 MSP SNCP t 1451 n 52 toh SWITCHING SYSTEMS INTERNATIONAL sqm 350 k2400 EQUIVALENT

    Untitled

    Abstract: No abstract text available
    Text: PHAST -12N Device STM-4/OC-12 SDH/SONET Overhead Terminator with Telecom Bus Interface TXC-06312 DESCRIPTION • Bit-serial LVPECL SDH/SONET line interface with integrated clock recovery and clock synthesis - single 622.08 Mbit/s STM-4/OC-12 signal or - four 155.52 Mbit/s STM-1/OC-3 signals


    Original
    PDF STM-4/OC-12 TXC-06312 VC-4-Xc/STS-1/STS-3c/STC-6c/STS9c/STS-12c TXC-06312-MB

    SDH ADM

    Abstract: MultiService Access Platform Frame structure for Multiplexing of four E2 streams into E3 stream barker code motorola STM-1 Physical interface PHY STS-3c-SPE DS33 k4h561638f trace code micron label
    Text: ABRIDGED DATA SHEET Rev: 101508 DS33M30/DS33M31/DS33M33 Ethernet Over SONET/SDH Mapper _ General Description _Features ♦ Support for EoS in One STS-3c/VC-4, EoS Over Up to Three Concatenated STS-1/VC-3s,


    Original
    PDF DS33M30/DS33M31/DS33M33 52Mbps 512Mb DS33X11/ DS33X41 com/DS33M30. SDH ADM MultiService Access Platform Frame structure for Multiplexing of four E2 streams into E3 stream barker code motorola STM-1 Physical interface PHY STS-3c-SPE DS33 k4h561638f trace code micron label

    CX28331

    Abstract: CX28332 CX28333 TBR24 48-ETQFP AMI 52 732 V
    Text: Single/Dual/Triple E3/DS3/STS-1 Line Interface Unit Data Sheet CX28331/CX28332/CX28333 –3x 28333-DSH-002-B Feb 2003 Revision History Revision Level Date Description A — 6/2001 Initial Release [Document number 28333-DSH-002-A] B — 2/2003 Removed CX2833i-1x information (see separate document)


    Original
    PDF CX28331/CX28332/CX28333 28333-DSH-002-B 28333-DSH-002-A] CX2833i-1x 00371A CX28331 CX28332 CX28333 TBR24 48-ETQFP AMI 52 732 V

    Nx62

    Abstract: DS3100 DS3104GN DS3104-SE GR-1244-CORE GR-253-CORE GR-499-CORE
    Text: Rev: 072407 DS3104-SE Line Card Timing IC with Synchronous Ethernet Support General Description The DS3104-SE is a low-cost, feature-rich timing IC for line cards with synchronous Gigabit Ethernet GbE , 10-Gigabit Ethernet (10GbE), and Fast Ethernet ports.


    Original
    PDF DS3104-SE DS3104-SE 10-Gigabit 10GbE) Nx62 DS3100 DS3104GN GR-1244-CORE GR-253-CORE GR-499-CORE

    ANSI T1.102

    Abstract: 728A filter EASY3452 GR-499-CORE pulse shaper QUADLIU - PEB 22504
    Text: P R O D U C T B R I E F DS3/STS-1/E3 Line Interface Unit The TE3-LIU former PUCCINI; PEB 3452 is a DS3 / STS-1 / E3 Line Interface Unit. It interfaces DS3 / STS-1 / E3 framer device to the analog transmission line. It fulfills the relevant standards for DS3 (44.736 Mbit/s), STS-1 (51.840 Mbit/s) and


    Original
    PDF B119-H7614-G1-X-7600 ANSI T1.102 728A filter EASY3452 GR-499-CORE pulse shaper QUADLIU - PEB 22504

    m12g

    Abstract: 3327-1 dmo 365 r dmo 265 r I148
    Text: áç XRT72L13 PRELIMINARY M13 MULTIPLEXER/CLEAR CHANNEL DS3 FRAMER IC SEPTEMBER 2000 REV. P1.0.5 GENERAL DESCRIPTION The XRT72L13 is a fully integrated, low power, Multiplexer/Framer IC which performs Multiplexing/Demutiplexing of 28 DS1or 21 E1 signals into/from a


    Original
    PDF XRT72L13 XRT72L13 m12g 3327-1 dmo 365 r dmo 265 r I148

    75l00d

    Abstract: No abstract text available
    Text: áç XRT75L00D E3/DS3/STS-1 LINE INTERFACE UNIT WITH SONET DESYNCHRONIZER NOVEMBER 2003 REV. 1.0.1 • On-chip clock synthesizer provides the appropriate GENERAL DESCRIPTION The XRT75L00D is a single-channel fully integrated Line Interface Unit LIU with Sonet Desynchronizer


    Original
    PDF XRT75L00D XRT75L00D 75l00d

    Untitled

    Abstract: No abstract text available
    Text:  XRT7302 PRELIMINARY 2 CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT SEPTEMBER 1999 REV. 1.0.0 GENERAL DESCRIPTION APPLICATIONS The XRT7302 Dual Channel E3/DS3/STS-1 Transceiver IC consists of two fully integrated transmitter and receiver line transceiver blocks that are designed


    Original
    PDF XRT7302 XRT7302

    Untitled

    Abstract: No abstract text available
    Text: xr PRELIMINARY XRT79L71 1-CHANNEL DS3/E3 ATM UNI/PPP/CLEAR-CHANNEL FRAMER IC - CC/HDLC ARCHITECTURAL DESCRIPTION NOVEMBER 2005 GENERAL DESCRIPTION The XRT79L71 is a single channel, ATM UNI/PPP Physical Layer Processor with integrated DS3/E3 framing controller and Line Interface Unit with Jitter


    Original
    PDF XRT79L71 XRT79L71

    Untitled

    Abstract: No abstract text available
    Text: XRT73L02M xr TWO CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT MAY 2003 GENERAL DESCRIPTION The XRT73L02M is a two-channel fully integrated Line Interface Unit LIU for E3/DS3/STS-1 applications. It incorporates independent Receivers, Transmitters in a single 100 pin TQFP package.


    Original
    PDF XRT73L02M XRT73L02M XRT73L02MIV-F TQFP100

    Untitled

    Abstract: No abstract text available
    Text: áç XRT71D04 PRELIMINARY 4 CHANNEL E3/DS3/STS-1 JITTER ATTENUATOR, STS-1 TO DS3 DESYNCHRONIZER DECEMBER 2000 REV. P1.0.2 GENERAL DESCRIPTION The XRT71D04 is a four channel, single chip Jitter Attenuator, that meets the Jitter transfer characteristic requirements specified in the ETSI TBR-24, Bellcore


    Original
    PDF XRT71D04 XRT71D04 TBR-24, GR-499 GR-253

    Untitled

    Abstract: No abstract text available
    Text: áç XRT73L03 3 CHANNEL DS3/E3/STS-1 LINE INTERFACE UNIT JULY 2001 REV. 1.2.0 GENERAL DESCRIPTION The XRT73L03, 3-Channel, DS3/E3/STS-1 Line Interface Unit consists of three independent line transmitters and receivers integrated on a single chip designed for DS3, E3 or SONET STS-1 applications.


    Original
    PDF XRT73L03 XRT73L03, XRT73L03

    Intel 8081

    Abstract: No abstract text available
    Text: áç XRT82L34 PRELIMINARY QUAD T1/E1/J1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR DECEMBER 2000 REV. P1.0.5 GENERAL DESCRIPTION The XRT82L34 is a fully integrated Quad four channels short-haul line interface unit for T1(1.544Mbps) 100Ω and E1(2.048Mbps) 75Ω or 120Ω applications.


    Original
    PDF XRT82L34 XRT82L34 544Mbps) 048Mbps) Intel 8081

    Untitled

    Abstract: No abstract text available
    Text:  XRT72L71 PRELIMINARY DS3 ATM UNI/CLEAR CHANNEL FRAMER IC APRIL 2000 REV. P1.0.2 GENERAL DESCRIPTION The XRT72L71 DS3 ATM User Network Interface UNI /Clear-Channel Framer device is designed to function as either a DS3 ATM UNI or Clear channel framer IC. For ATM UNI applications, this device provides the ATM Physical Layer (Physical Medium Dependent and Transmission Convergence sub-layers)


    Original
    PDF XRT72L71 XRT72L71

    Untitled

    Abstract: No abstract text available
    Text: áç XRT71D03 PRELIMINARY 3 CHANNEL E3/DS3/STS-1 JITTER ATTENUATOR, STS-1 TO DS3 DESYNCHRONIZER DECEMBER 2000 REV. P1.0.2 GENERAL DESCRIPTION The XRT71D03 is a three channel, single chip Jitter Attenuator, that meets the Jitter transfer characteristics requirements specified in the ETSI TBR-24,


    Original
    PDF XRT71D03 XRT71D03 TBR-24, GR-499 GR-253 755oration

    34.368Mhz oscillator

    Abstract: chn 543
    Text: XRT75L03 THREE CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT WITH JITTER ATTENUATOR JULY 2003 GENERAL DESCRIPTION The XRT75L03 is a three-channel fully integrated Line Interface Unit LIU with Jitter Attenuator for E3/ DS3/STS-1 applications. It incorporates 3


    Original
    PDF XRT75L03 XRT75L03 34.368Mhz oscillator chn 543

    Untitled

    Abstract: No abstract text available
    Text: XRT73LC03A 3 CHANNEL DS3/E3/STS-1 LINE INTERFACE UNIT REV. 1.0.4 GENERAL DESCRIPTION The XRT73LC03A, 3-Channel, DS3/E3/STS-1 Line Interface Unit is a low power CMOS version of the XRT73L03A and consists of three independent line transmitters and receivers integrated on a single chip


    Original
    PDF XRT73LC03A XRT73LC03A, XRT73L03A XRT73LC03A