CY7C344
Abstract: JESD22-A112 9815 EME-6300 JESD22
Text: Cypress Semiconductor Technology Qualification Report QTP# 91216/93321/97239/98153 VERSION 1.0 March, 2000 MAX EPLD, P20 Technology, Fab 2 CY7C344 32-Macrocell MAX EPLD MAX is a Registered Trademark of ALTERA Corporation CYPRESS TECHNICAL CONTACT FOR QUALIFICATION DATA:
|
Original
|
CY7C344
32-Macrocell
CY7C344
CY7C344-HC
JEDEC22
CY7C344-JI
JESD22-A112
9815
EME-6300
JESD22
|
PDF
|
EPM7256
Abstract: No abstract text available
Text: EPM7256 EPLD High-Performance 256-Macrocell Device Data Sheet September 1992, ver. 2 □ Features. High-density, erasable CMOS EPLD based on second-generation Multiple Array Matrix MAX architecture 5,000 usable gates Combinatorial speeds with tPD = 20 ns
|
OCR Scan
|
EPM7256
256-Macrocell
|
PDF
|
EPM7128
Abstract: No abstract text available
Text: EPM7128 EPLD High-Performance 128-Macrocell Device Data Sheet December 1992, ver. 1 Features Preliminary Information □ □ □ □ □ □ □ □ High-density CMOS EPLD based on second-generation Multiple Array MatriX MAX architecture 2,500 usable gates
|
OCR Scan
|
EPM7128
128-Macrocell
800-EPLD
|
PDF
|
EPM7032
Abstract: No abstract text available
Text: EPM7032 EPLD M . 32-Macrocell Programmable Logic Device September 1993, ver. 3 Features Data Sheet □ □ □ □ □ □ □ □ High-performance, erasable CMOS EPLD based on second-generation MAX architecture 600 usable gates Combinatorial speeds with t PD = 7.5 ns
|
OCR Scan
|
EPM7032
32-Macrocell
44-pin
EPM7032V-12,
EPM7032V-15,
EPM7032V-20
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EP910 EPLD Features □ □ □ □ □ General Description Altera's EP910 Erasable Programmable Logic Device EPLD can implement up to 900 equivalent gates of SSI and MSI logic. It is available in windowed ceramic or OTP plastic 40-pin DIP and 44-pin J-lead chip carrier packages.
|
OCR Scan
|
EP910
40-pin
44-pin
24-macrocell
EP910A
EP910T
EP910-40
-883-com
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EPM7096 EPLD Ü^ R*A\ High-Performance 96-Macrocell Device Data Sheet September 1992, ver. 2 Features □ High-density, erasable CMOS EPLD based on second-generation Multiple Array MatriX MAX architecture 1,800 usable gates Combinatorial speeds w ith tPD = 15 ns
|
OCR Scan
|
EPM7096
96-Macrocell
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EPM7192 EPLD Ä N b jf e & r High-Performance 192-Macrocell Device \ Data Sheet September 1992, ver. 2 □ Features High-density, erasable CMOS EPLD based on second-generation Multiple Array MatriX MAX architecture 3,750 usable gates Combinatorial speeds with tPD = 12 ns
|
OCR Scan
|
EPM7192
192-Macrocell
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EPM 7032V EPLD 3.3-Volt 32-Macrocell Device Data Sheet Features. □ Preliminary Information □ □ □ □ □ □ □ □ 3.3-V version of the popular EPM7032 EPLD Combinatorial speeds with t PD = 15 ns Clock frequencies up to 71 MHz Innovative power-saving features
|
OCR Scan
|
32-Macrocell
EPM7032
EPM7032V-3,
EPM7032V-4
|
PDF
|
910-A01
Abstract: No abstract text available
Text: EP910A EPLD High-Performance 24-Macrocell Device March 1993, ver. 2 Data Sheet Supplement Features □ □ P relim inary Inform ation □ □ □ □ □ □ Highest-performance 24-macrocell Classic EPLD Combinatorial speeds with tPD = 10 ns Counter frequencies up to 100 MHz
|
OCR Scan
|
EP910A
24-Macrocell
EP910
EP910T
EP910
24-Macrocell
910-A01
|
PDF
|
EPM7160 Transition
Abstract: EPM7160-3 EPM7160 PLMJ7160-84 single one jk flipflop EPM7160-1 EPM7160-2 E7041 5628E
Text: EPM7160 EPLD AN b rs rA \ High-Performance 160-Macrocell Device Data Sheet September 1992, ver. 2 Features □ Preliminary Information □ □ □ □ □ □ □ □ □ □ High-density, erasable CMOS EPLD based on second-generation Multiple Array MatriX MAX architecture
|
OCR Scan
|
EPM7160
160-Macrocell
EPM7160 Transition
EPM7160-3
PLMJ7160-84
single one jk flipflop
EPM7160-1
EPM7160-2
E7041
5628E
|
PDF
|
programming epm7032
Abstract: epm7032 EPM7032 Transition EPM7128 EPLD epm7032 plcc
Text: EPM7032 EPLD 32-Macrocell Programmable Logic Device September 1993, ver. 3 Features Data Sheet □ □ □ □ □ □ □ □ H igh-perform ance, erasable CMOS EPLD based on second-generation MAX architecture 600 usable gates C om binatorial speeds w ith tPD = 7.5 ns
|
OCR Scan
|
EPM7032
32-Macrocell
44-pin
programming epm7032
EPM7032 Transition
EPM7128 EPLD
epm7032 plcc
|
PDF
|
EPM7032
Abstract: altera EPM7032
Text: EPM7032 EPLD High-Performance 32-Macrocell Device Data Sheet September 1992, ver. 2 □ □ □ □ □ □ □ □ □ □ High-performance, erasable CMOS EPLD based on second-generation M ultiple A rray MatriX MAX architecture Com binatorial speeds w ith t PD - 1 0 ns
|
OCR Scan
|
EPM7032
32-Macrocell
altera EPM7032
|
PDF
|
mod 8 using jk flipflop
Abstract: EPM7096 EPM7096 QFP DATA PLMJ7096-68
Text: ALTERA S3E CORP D • GSTS37S GOOS bl T bTl « A L T EPM7096 EPLD High-Performance 96-Macrocell Device Data Sheet I September 1992, ver. 2 Features □ High-density, erasable CMOS EPLD based on second-generation M ultiple Array M atrix MAX architecture 1,800 usable gates
|
OCR Scan
|
GSTS37S
EPM7096
96-Macrocell
mod 8 using jk flipflop
EPM7096 QFP DATA
PLMJ7096-68
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EP610A EPLD AN b r ^ n ^ \ High-Performance 16-Macrocell Device March 1993, ver. 2 Data Sheet Supplement □ Features □ □ □ P re lim in a ry Inform ation □ □ □ □ □ □ Highest-performance 16-macrocell Classic EPLD Combinatorial speeds with tPD = 10 ns
|
OCR Scan
|
EP610A
16-Macrocell
EP610
EP610T
EP610
16-Macrocell
|
PDF
|
|
EP910
Abstract: ep910-30
Text: EP910 EPLD Features □ □ □ □ □ □ High-performance, 24-macrocell Classic EPLD Combinatorial speeds with tPD = 30,35, and 40 ns Counter frequencies up to 33 MHz Pipelined data rates up to 41 MHz Programmable I/O architecture with up to 36 inputs or 24 outputs
|
OCR Scan
|
EP910
24-macrocell
EP910A
EP910T
44-pin
40-pin
24-bit
EP910-30,
EP910-35,
ep910-30
|
PDF
|
ALTERA EP610
Abstract: MIL-STD-883-compliant
Text: EP610 MIL-STD-883-Compliant EPLD Features □ □ □ □ □ □ High-performance, 16-macrocell Classic EPLD Combinatorial speeds with tPD = 35 ns Counter frequencies up to 28.5 MHz Pipelined data rates up to 37 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs
|
OCR Scan
|
EP610
MIL-STD-883-Compliant
16-macrocell
24-pin
16-bit
MIL-STD-883-Compliant
ALTERA EP610
|
PDF
|
EP910
Abstract: altera EP910
Text: EP910 EPLD Features • ■ ■ ■ ■ ■ High-performance, 24-macrocell Classic EPLD Combinatorial speeds with tPD as low as 12 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 100 MHz Programmable I/O architecture with up to 36 inputs or 24 outputs
|
OCR Scan
|
EP910
24-macrocell
EP910,
EP910T,
EP910I
44-pin
40-pin
24-bit
altera EP910
|
PDF
|
Altera EP1810
Abstract: MIL-STD-883-compliant
Text: EP1810 MIL-STD-883-Compliant EPLD Features □ □ □ □ □ High-performance, 48-macrocell Classic EPLD Combinatorial speeds with tPD = 45 ns Counter frequencies up to 22.2 MHz Pipelined data rates up to 33.3 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs
|
OCR Scan
|
EP1810
MIL-STD-883-Compliant
48-macrocell
EP1810T
68-pin
ALTED001
Altera EP1810
|
PDF
|
EP610
Abstract: MIL-STD-883-compliant TI EP610 EP610-15 PALCE610 altera ep610 ALTERA MAX 5000 programming EP610-20 EP610I
Text: EP610 EPLD Features High-performance, 16-macrocell Classic EPLD Combinatorial speeds with t PD as low as 10 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 100 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs and 2 Clock pins
|
OCR Scan
|
EP610
16-macrocell
EP610,
EP610I,
EP610T,
MIL-STD-883-compliant,
EP600I,
PALCE610
24-pin
MIL-STD-883-compliant
TI EP610
EP610-15
altera ep610
ALTERA MAX 5000 programming
EP610-20
EP610I
|
PDF
|
EP610
Abstract: ep600i EP610-30 EP610-35 EP610-25 EP610-15 EP610-20 EP610I
Text: EP610 EPLD H igh-perform ance, 16-macrocell Classic EPLD Com binatorial speeds with t PD as low as 10 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 100 MHz Program mable I /O architecture with up to 20 inputs or 16 outputs and 2 Clock pins
|
OCR Scan
|
EP610
16-macrocell
EP610,
EP610I,
EP610T,
IL-STD-883-com
EP600I,
PALCE610
24-pin
ep600i
EP610-30
EP610-35
EP610-25
EP610-15
EP610-20
EP610I
|
PDF
|
ATIC 64 C1
Abstract: No abstract text available
Text: EPS464 EPLD □ High-performance, globally-routed, general-purpose EPLD Combinatorial speeds as fast as 20 ns Counter frequencies up to 67 MHz Pipelined data rates up to 71 MHz 64 enhanced m acrocells and 256 shared expander product terms "exp an d ers" ; ideal for custom w aveform generation and state
|
OCR Scan
|
EPS464
250-m
EPS464-20,
EPS464-25
ALTED001
ATIC 64 C1
|
PDF
|
altera ep900i
Abstract: IC MSI ADDER
Text: EP910 EPLD Features High-performance, 24-macrocell Classic EPLD Combinatorial speeds with tPD as low as 12 ns Counter frequencies of up to 76.9 MHz Pipelined data rates of up to 125 MHz Programmable I/O architecture with up to 36 inputs or 24 outputs EP910, EP910I, and EP900I devices that are pin-, function, and
|
OCR Scan
|
EP910
24-macrocell
EP910,
EP910I,
EP900I
44-pin
40-pin
24-bit
altera ep900i
IC MSI ADDER
|
PDF
|
Untitled
Abstract: No abstract text available
Text: MAR 1 « »93 EPM7032V EPLD 3.3-Volt 32-Macrocell Device Data Sheet January 1993, ver. 1 Features. □ □ Preliminary Information □ □ □ □ □ □ □ □ 3.3-V version of the popular EPM7032 EPLD Combinatorial speeds with tPD = 15 ns Clock frequencies up to 71 MHz
|
OCR Scan
|
EPM7032V
32-Macrocell
EPM7032
|
PDF
|
ALTERA MAX 5000 programming
Abstract: EP910-t altera EP910 24-MACROCELL osbt
Text: EP910 EPLD • Features ■ ■ ■ ■ ■ High-performance, 24-macrocell Classic EPLD Com binatorial speeds with t PD as low as 12 ns - Counter frequencies of up to 100 MHz - Pipelined data rates of up to 100 MHz Program m able I/O architecture with up to 36 inputs or 24 outputs
|
OCR Scan
|
EP910
24-macrocell
EP910,
EP910T,
EP910I
44-pin
40-pin
24-bit
ALTERA MAX 5000 programming
EP910-t
altera EP910
osbt
|
PDF
|