Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    EP4SGX360NF45 Search Results

    SF Impression Pixel

    EP4SGX360NF45 Price and Stock

    Intel Corporation EP4SGX360NF45I4

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX360NF45I4 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX360NF45C4

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX360NF45C4 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX360NF45I3

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX360NF45I3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX360NF45C2

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX360NF45C2 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Intel Corporation EP4SGX360NF45C3

    IC FPGA 920 I/O 1932FBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP4SGX360NF45C3 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    EP4SGX360NF45 Datasheets (10)

    Part ECAD Model Manufacturer Description Curated Type PDF
    EP4SGX360NF45C2 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45C2N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45C3 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45C3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45C4 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45C4N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45I3 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45I3N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45I4 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF
    EP4SGX360NF45I4N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 920 I/O 1932FBGA Original PDF

    EP4SGX360NF45 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    PCN1205

    Abstract: EP3C120F780I7N EP4CE30F29I8LN EP4CGX50CF23C8 EP2SGX125GF1508C4 EP3C16F484C8N EP4SGF45I3
    Text: Revision: 1.3.0 PROCESS CHANGE NOTIFICATION P C N1 2 0 5 ADDITIONAL ASSEMBLY SOURCE ASE AND TRANSITION TO CENTER PIN GATE MOLD FOR FBGA PACKAGES Change Description This is an update to PCN1205; please see the revision history table for information specific to this


    Original
    PDF PCN1205; Reco0HF35I4 EP4SGX230HF35I4N EP4SGXHF35I3* EP4SGXKH40I3* EP4SGXKH40I3N* EP4SH40C2N* EP4SGF45I3* EP4SGX290NF45C2 PCN1205 EP3C120F780I7N EP4CE30F29I8LN EP4CGX50CF23C8 EP2SGX125GF1508C4 EP3C16F484C8N EP4SGF45I3

    5AGXFB3H4F35C5

    Abstract: UG-01062-4 EP4CGX150DF31 5AGX vhdl code lte vhdl code scrambler 5SGXE 5SGXEA7N3F45C4 cyclone4 EP2AGX260FF35
    Text: CPRI MegaCore Function User Guide CPRI MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-01062-4.1 Document last updated for Altera Complete Design Suite version: Document publication date: 11.1 November 2011 Subscribe


    Original
    PDF UG-01062-4 5AGXFB3H4F35C5 EP4CGX150DF31 5AGX vhdl code lte vhdl code scrambler 5SGXE 5SGXEA7N3F45C4 cyclone4 EP2AGX260FF35

    10G BERT

    Abstract: circuit diagram of rf transmitter and receiver HD-SDI over sdh SDH 209 remote control transmitter and receiver circuit 5 channel RF transmitter and Receiver circuit CDR 211 AC circuit diagram of PPM transmitter and receiver circuit diagram video transmitter and receiver core i3 mother board circuit
    Text: Stratix IV Device Handbook Volume 2 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.1 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    tsmc design rule 40-nm

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.2 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.6 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 2: Transceivers 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.4 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos


    Original
    PDF 20ttention.

    HSTL standards

    Abstract: hard disk SATA pcb schematic hard disk SATA schematic 10G BERT ATX 2005 schematic diagram handbook texas instruments hd-SDI deserializer LVDS linear application handbook national semiconductor repeater 10g passive verilog code for max1619
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.0 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    HIGH SPEED FREQUENCY DIVIDER

    Abstract: EP4S100G5F45 EP4SGX290NF45 EP4SGX360KF40
    Text: 2. Stratix IV Transceiver Clocking SIV52002-3.1 This chapter provides detailed information about the Stratix IV transceiver clocking architecture. For this chapter, the term “Stratix IV devices” includes both Stratix IV GX and GT devices. Similarly, the term “Stratix IV transceivers” includes


    Original
    PDF SIV52002-3 20--describes 1152-Pin HIGH SPEED FREQUENCY DIVIDER EP4S100G5F45 EP4SGX290NF45 EP4SGX360KF40

    vhdl code for traffic light control

    Abstract: 349-333 altgx 34743 altddio_in c 3807 Plug-In Upgrade traffic lights project SSTL-15 SSTL-13
    Text: Quartus II Software Version 10.0 SP1 Release Notes RN-01058-1.0 Release Notes This document provides late-breaking information about the following areas of the Altera Quartus® II software version 10.0 SP1: • “New Features & Enhancements” on page 1


    Original
    PDF RN-01058-1 vhdl code for traffic light control 349-333 altgx 34743 altddio_in c 3807 Plug-In Upgrade traffic lights project SSTL-15 SSTL-13

    Untitled

    Abstract: No abstract text available
    Text: AN 571: Implementing the SERDES Framer Interface Level 5 SFI-5.1 Protocol in Stratix IV Devices AN-571-1.1 Application Note Introduction This application note describes how to implement an SFI-5.1 interface using Altera’s 40 nm Stratix IV GX and Stratix IV GT devices.


    Original
    PDF AN-571-1 OC-768 40Gb/s OIF-SFI5-01

    1071.0080

    Abstract: EP4SGX360K ep4sgx530kh40 ModelSim EP3CLS100 EP3CLS70 EP4CGX15 EP4CGX22 EP4CGX30 EP4SE360
    Text: Quartus II Software Release Notes RN-01050-1.0 November 2009 This document provides late-breaking information about the following areas of the Altera Quartus®II software version 9.1. For information about memory, disk space, system requirements, and device support in this version of the Quartus II software, along with the


    Original
    PDF RN-01050-1 1071.0080 EP4SGX360K ep4sgx530kh40 ModelSim EP3CLS100 EP3CLS70 EP4CGX15 EP4CGX22 EP4CGX30 EP4SE360

    mini PCI express pcb

    Abstract: hard disk SATA pcb schematic ATX 2005 schematic diagram mini-lvds source driver 4000 CMOS texas instruments Ethernet transceive 8-port GbE PHY pin number of ic cy 327 handbook texas instruments repeater 10g passive
    Text: Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.1 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    10G BERT

    Abstract: altgx bc 201 transistor match line match sense signal EP4S40G5H40 hd-SDI deserializer LVDS HD-SDI over sdh circuit diagram of rf transmitter and receiver GT 6 N 170 k28 60 pcie Gen2 payload
    Text: 1. Stratix IV Transceiver Architecture SIV52001-4.l This chapter provides details about Stratix IV GX and GT transceiver architecture, transceiver channels, available modes, and a description of transmitter and receiver channel datapaths. f For information about upcoming Stratix IV device features, refer to the Upcoming


    Original
    PDF SIV52001-4 10G BERT altgx bc 201 transistor match line match sense signal EP4S40G5H40 hd-SDI deserializer LVDS HD-SDI over sdh circuit diagram of rf transmitter and receiver GT 6 N 170 k28 60 pcie Gen2 payload

    EP4CGX15BN11I7

    Abstract: EP4CE40 EP4CGX15BN11C7 EP4CE30 EP4CE6F RESERVE_ASDO_AFTER_CONFIGURATION EP4CE15 EP4CE10 EP4CGX15BN11 alt4gxb
    Text: Quartus II Software Release Notes RN-01052-1.0 February 2010 This document provides late-breaking information about the following areas of the Altera Quartus®II software version 9.1 SP1. For information about disk space and system requirements, refer to the readme.txt file in your altera/<version number>/quartus directory.


    Original
    PDF RN-01052-1 EP4CGX15BN11I7 EP4CE40 EP4CGX15BN11C7 EP4CE30 EP4CE6F RESERVE_ASDO_AFTER_CONFIGURATION EP4CE15 EP4CE10 EP4CGX15BN11 alt4gxb

    RESERVE_ASDO_AFTER_CONFIGURATION

    Abstract: EP4S100 EP4CE40 EP4CGX15BN11C7 EP4CE6F EP4CGX15BN11 Quartus II Handbook version 9.1 volume Design and EP4CGX15BN11I7 EP4SGX70HF35 EP4CE55
    Text: Quartus II Software Version 9.1 SP2 Release Notes RN-01054-1.0 April 2010 This document provides late-breaking information about the following areas of the Altera Quartus®II software version 9.1 SP2: • “New Features & Enhancements” on page 1 ■ “EDA Interface Information” on page 4


    Original
    PDF RN-01054-1 RESERVE_ASDO_AFTER_CONFIGURATION EP4S100 EP4CE40 EP4CGX15BN11C7 EP4CE6F EP4CGX15BN11 Quartus II Handbook version 9.1 volume Design and EP4CGX15BN11I7 EP4SGX70HF35 EP4CE55

    EP4CGX150DF31

    Abstract: serial number of internet manager SFP CPRI EVALUATION BOARD vhdl code CRC for lte CPRI CDR lte RF Transceiver SE 7889 cpri 4.2 CPRI multi rate lcv 4032
    Text: CPRI MegaCore Function User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com MegaCore Version: Document Date: 10.0 July 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other


    Original
    PDF

    sata hard disk 1TB CIRCUIT

    Abstract: EP4SGX290KF43 interlaken
    Text: Stratix IV Device Handbook Volume 2: Transceivers Stratix IV Device Handbook Volume 2: Transceivers 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V2-4.3 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF

    higig pause frame

    Abstract: verilog code for 128 bit AES encryption OF IC 741 tsmc design rule 40-nm cyclone V
    Text: 1. Stratix IV Device Family Overview SIV51001-3.1 Altera Stratix® IV FPGAs deliver a breakthrough level of system bandwidth and power efficiency for high-end applications, allowing you to innovate without compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor


    Original
    PDF SIV51001-3 40-nm higig pause frame verilog code for 128 bit AES encryption OF IC 741 tsmc design rule 40-nm cyclone V

    EP4SGX180

    Abstract: OC-768 EP4SGX290KF40 EP4SGX530KF43 interlaken network processor EP4SGX290KF43 altgx
    Text: AN 571: Implementing the SERDES Framer Interface Level 5 SFI-5.1 Protocol in Stratix IV Devices AN-571-1.0 June 2009 Introduction This application note describes how to implement an SFI-5.1 interface using Altera’s 40 nm Stratix IV GX and Stratix IV GT devices.


    Original
    PDF AN-571-1 OC-768 EP4SGX180 EP4SGX290KF40 EP4SGX530KF43 interlaken network processor EP4SGX290KF43 altgx

    Untitled

    Abstract: No abstract text available
    Text: Stratix IV Device Handbook Volume 1 Stratix IV Device Handbook Volume 1 101 Innovation Drive San Jose, CA 95134 www.altera.com SIV5V1-4.5 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat.


    Original
    PDF

    circuit diagram of rf transmitter and receiver

    Abstract: 10G BERT 5.7 GHz RF transciever remote control transmitter and receiver circuit transmitter radio controlled with seven functions video transmitter 2.4 GHz CDR 211 AC EP4S100G4 HD-SDI over sdh pcie Gen2 payload
    Text: Section I. Transceiver Architecture This section provides a description of transceiver architecture and transceiver clocking for the Stratix IV device family. It also describes configuring for multiple protocols and data rates, reset control and power down, and dynamic reconfiguration


    Original
    PDF

    vhdl code for traffic light control

    Abstract: 107-1434 waveform-synthesis receiver altLVDS traffic light controller vhdl coding C101 SSTL-15 altera PCIe to Ethernet bridge
    Text: Quartus II Software Version 10.0 Release Notes July 2010 RN-01056-1.0 This document provides late-breaking information about the following areas of the Altera Quartus®II software version 10.0: • “New Features & Enhancements” on page 1 ■ “EDA Interface Information” on page 3


    Original
    PDF RN-01056-1 vhdl code for traffic light control 107-1434 waveform-synthesis receiver altLVDS traffic light controller vhdl coding C101 SSTL-15 altera PCIe to Ethernet bridge

    EP4CE22f17

    Abstract: EP4CE115F29 EP4CE40F23 EP4CE6E22 EP4CE15f17 EP4CE10E22 EP4CE6F17 EP4CE30F EP4CE10F17 EP4CE15F23
    Text: Quartus II Software Version 9.1, SP1 Device Support Release Notes RN-01051-1.0 February 2010 This document provides late-breaking information about device support in this version of the Altera Quartus® II software. For information about disk space and system requirements,


    Original
    PDF RN-01051-1 EP4CE22f17 EP4CE115F29 EP4CE40F23 EP4CE6E22 EP4CE15f17 EP4CE10E22 EP4CE6F17 EP4CE30F EP4CE10F17 EP4CE15F23

    PCI_T32 MegaCore

    Abstract: EP4SGX70HF35 0x3B000
    Text: PCI Compiler User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com Compiler Version: Document Date: 10.1 January 2011 i–ii PCI Compiler User Guide Version 10.1 Altera Corporation Copyright 2011 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    PDF