Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    EDS2732AA Search Results

    EDS2732AA Datasheets (9)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    EDS2732AABH Elpida Memory 256M bits SDRAM Original PDF
    EDS2732AABH-60-E Elpida Memory 256M bits SDRAM Original PDF
    EDS2732AABH-60L-E Elpida Memory 256M bits SDRAM Original PDF
    EDS2732AABH-6B Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF
    EDS2732AABH-6B-E Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF
    EDS2732AABH-6BL-E Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF
    EDS2732AABH-75 Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF
    EDS2732AABH-75-E Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF
    EDS2732AABH-75L-E Elpida Memory 256M Bits SDRAM (8M words x 32-Bits) Original PDF

    EDS2732AA Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-6B 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABJ-6B 90-ball 166MHz cycles/64ms M01E0107 E0507E40

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABH EDS2732AA 90-ball 166MHz/133MHz M01E0107 E0396E20

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-6B 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABJ-6B EDS2732AA 90-ball 166MHz M01E0107 E0507E20

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-6B 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABJ-6B 90-ball 166MHz cycles/64ms M01E0107 E0507E40

    EDS2732AABH-75

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-75 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABH-75 90-ball 133MHz cycles/64ms M01E0107 E0491E40 EDS2732AABH-75

    BTA6

    Abstract: EDS2732AABH EDS2732AABH-6B
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-6B 8M words x 32 bits Description Pin Configurations The EDS2732AABH is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABH-6B EDS2732AABH 90-ball 166MHz M01E0107 E0492E40 BTA6 EDS2732AABH-6B

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-6B 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABH-6B EDS2732AA 90-ball 166MHz M01E0107 E0492E20

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-6B 8M words x 32 bits Description Pin Configurations The EDS2732AABJ is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABJ-6B EDS2732AABJ 90-ball 166MHz M01E0107 E0507E30

    EDS2732AABH

    Abstract: No abstract text available
    Text: PRELIMINARY DATA SHEET 256M bits SDRAM EDS2732AABH 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the


    Original
    PDF EDS2732AABH EDS2732AA 90-ball 166MHz/133MHz M01E0107 E0396E10 EDS2732AABH

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-75 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABH-75 EDS2732AA 90-ball 133MHz M01E0107 E0491E10

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-75 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABJ-75 EDS2732AA 90-ball 133MHz M01E0107 E0506E20

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-75 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABJ-75 90-ball 133MHz cycles/64ms M01E0107 E0506E40

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-75 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABJ-75 90-ball 133MHz cycles/64ms M01E0107 E0506E40

    EDS2732AABH-6B

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-6B 8M words x 32 bits Specifications Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABH-6B 90-ball 166MHz cycles/64ms M01E0107 E0492E50 EDS2732AABH-6B

    EDS2732AABH-6B

    Abstract: 5043t
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-6B 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABH-6B 90-ball 166MHz cycles/64ms M01E0107 E0492E50 EDS2732AABH-6B 5043t

    Untitled

    Abstract: No abstract text available
    Text: PRELIMINARY DATA SHEET 256M bits SDRAM EDS2732AABB 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the


    Original
    PDF EDS2732AABB EDS2732AA 90-ball 166MHz/133MHz M01E0107 E0371E10

    EDS2732AABH-75

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-75 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABH-75 EDS2732AA 90-ball 133MHz M01E0107 E0491E30 EDS2732AABH-75

    EDS2732AABH-75

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-75 8M words x 32 bits Pin Configurations • Density: 256M bits • Organization ⎯ 2M words × 32 bits × 4 banks • Package: 90-ball FBGA ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 3.3V ± 0.3V


    Original
    PDF EDS2732AABH-75 90-ball 133MHz cycles/64ms M01E0107 E0491E40 EDS2732AABH-75

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-6B 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABH-6B EDS2732AA 90-ball 166MHz M01E0107 E0492E10

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABH-6B 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABH-6B EDS2732AA 90-ball 166MHz M01E0107 E0492E30

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET 256M bits SDRAM EDS2732AABJ-75 8M words x 32 bits Description Pin Configurations The EDS2732AA is a 256M bits SDRAM organized as 2,097,152 words × 32 bits × 4 banks. All inputs and outputs are synchronized with the positive edge of the clock.


    Original
    PDF EDS2732AABJ-75 EDS2732AA 90-ball 133MHz M01E0107 E0506E30