Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    DDS VHDL Search Results

    DDS VHDL Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    XC6SLX45-FGG484

    Abstract: xilinx logicore core dds DSP48A1s xilinx logicore core dds square wave DS558 DSP48 precision Sine 1Mhz Wave Generator vhdl for 8 point fft in xilinx sine cosine phase quadrant look-up address f xc3*6
    Text: LogiCORE IP DDS Compiler v4.0 DS558 December 2, 2009 Product Specification Introduction The LogiCORE IP DDS Direct Digital Synthesizer Compiler core sources sinusoidal waveforms for use in many applications. A DDS consists of a Phase Generator and a SIN/COS Lookup Table. These parts are available


    Original
    DS558 XC6SLX45-FGG484 xilinx logicore core dds DSP48A1s xilinx logicore core dds square wave DSP48 precision Sine 1Mhz Wave Generator vhdl for 8 point fft in xilinx sine cosine phase quadrant look-up address f xc3*6 PDF

    sine cosine phase quadrant look-up address

    Abstract: PHASE SHIFT KEYING PSK precision Sine Wave Generator xilinx logicore core dds is706 quadrature phase sine wave generator 2061d DAC 5754 FPGA FAMILY direct digital synthesizer precision waveform generator
    Text: Direct Digital Synthesizer DDS V4.0 October 4, 2001 Product Specification • • Xilinx Inc. 2100 Logic Drive San Jose, CA 95124 Phone: +1 408-559-7778 Fax: +1 408-559-7114 URL: www.xilinx.com/ipcenter Support: www.support.xilinx.com • • Applications


    Original
    1614dB pr-2001 sine cosine phase quadrant look-up address PHASE SHIFT KEYING PSK precision Sine Wave Generator xilinx logicore core dds is706 quadrature phase sine wave generator 2061d DAC 5754 FPGA FAMILY direct digital synthesizer precision waveform generator PDF

    XC6SLX45-FGG484

    Abstract: xc6slx45fgg484 SPARTAN 6 xc6slx45 spartan-6 XC6SLX45 DSP48Es XC6SLX45-FGG484-2 EP 2000 5754 datasheet DS558 DSP48
    Text: DDS Compiler v3.0 DS558 June 24, 2009 Product Specification Features Applications • • Digital radios and modems • Software-defined radios SDR • Digital down/up converters for cellular and PCS base stations • Waveform synthesis in digital phase locked loops


    Original
    DS558 DSP48 XC6SLX45-FGG484 xc6slx45fgg484 SPARTAN 6 xc6slx45 spartan-6 XC6SLX45 DSP48Es XC6SLX45-FGG484-2 EP 2000 5754 datasheet DSP48 PDF

    xilinx logicore core dds

    Abstract: vhdl code dds vhdl code for msk modulation spartan 3a EP-2000 018HZ phase shift keying vhdl code for accumulator DS558 DSP48
    Text: DDS Compiler v2.0 DS558 May 17, 2007 Product Specification Features Applications • Drop-in module for Virtex -II, Virtex-II Pro, Virtex-4, Virtex-5, Spartan™-3, Spartan-3A, Spartan-3A DSP, and Spartan-3E FPGAs • Digital radios and modems • Software-defined radios SDR


    Original
    DS558 DSP48 xilinx logicore core dds vhdl code dds vhdl code for msk modulation spartan 3a EP-2000 018HZ phase shift keying vhdl code for accumulator DSP48 PDF

    vhdl code for msk modulation

    Abstract: vhdl code to generate sine wave vhdl code dds XILINX vhdl code NCO DS246 equivalent verilog code for sine wave using FPGA DS246 verilog for 8 point fft using FPGA spartan3 verilog code to generate sine wave XIP166
    Text: DDS v5.0 DS246 April 28, 2005 Product Specification Features • • • • • • • • • • • • • Drop-in module for Virtex , Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4, Spartan™-II, Spartan-IIE, Spartan-3, and Spartan-3E FPGAs Sine, Cosine, or quadrature outputs


    Original
    DS246 vhdl code for msk modulation vhdl code to generate sine wave vhdl code dds XILINX vhdl code NCO DS246 equivalent verilog code for sine wave using FPGA verilog for 8 point fft using FPGA spartan3 verilog code to generate sine wave XIP166 PDF

    verilog code to generate sine wave

    Abstract: verilog code for sine wave generator using cordic vhdl code to generate sine wave CORDIC to generate sine wave fpga verilog code for CORDIC to generate sine wave vhdl code dds VHDL code for CORDIC to generate sine wave vhdl code for cordic algorithm vhdl code for cordic CORDIC to generate sine wave
    Text: CoreDDS Handbook Actel Corporation, Mountain View, CA 94043 2006 Actel Corporation. All rights reserved. Printed in the United States of America Part Number: 50200078-0 Release: September 2006 No part of this document may be copied or reproduced in any form or by any means


    Original
    PDF

    XAPP921c

    Abstract: low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter
    Text: Application Note: Virtex-5, Spartan-DSP FPGAs Designing Efficient Wireless Digital Up and Down Converters Leveraging CORE Generator and System Generator R XAPP1018 v1.0 October 22, 2007 Summary Authors: Helen Tarn, Kevin Neilson, Ramon Uribe, David Hawke


    Original
    XAPP1018 XAPP921c low pass fir Filter VHDL code DSP48 pulse shaping FILTER implementation xilinx kevin DSP based sine wave inverter circuit diagram vhdl code HAMMING LFSR on vhdl code HAMMING LFSR matlab programs for impulse noise removal matched filter matlab codes MATLAB code for halfband filter PDF

    GMSK simulink

    Abstract: xilinx digital Pre-distortion GSM 900 simulink matlab GMSK modulation demodulation simulink block diagram gmsk modulation matlab RPR vhdl code gsm call flow simulink Multichannel Digital Downconverter receiver for an mri scan using matlab simulink verilog code for dpd XAPP1113
    Text: Application Note: Virtex-5 Family Designing Efficient Digital Up and Down Converters for Narrowband Systems R XAPP1113 v1.0 November 21, 2008 Summary Author: Stephen Creaney and Igor Kostarnov Digital Up Converters (DUC) and Digital Down Converters (DDC) are key components of RF


    Original
    XAPP1113 GMSK simulink xilinx digital Pre-distortion GSM 900 simulink matlab GMSK modulation demodulation simulink block diagram gmsk modulation matlab RPR vhdl code gsm call flow simulink Multichannel Digital Downconverter receiver for an mri scan using matlab simulink verilog code for dpd XAPP1113 PDF

    analog to digital converter verilog

    Abstract: numerically controlled oscillator verilog UART using VHDL uart vhdl design of dma controller using vhdl Numerically Controlled Oscillator 80C300 cpu 32 bit verilog dds vhdl design and simulation of uart
    Text: QuickLogic Applications Summary PCI Master/Target Design: Files: \APPS\PCI\MASTER\*.* Top Level Design: TOP.SCH Simulation Test Fixture: TOP.TF Verilog HDL Format Schematic-Based Design with Verilog Sub-Blocks Utilization 583 of 768 logic cells, QL24x32B pASIC 1 device


    Original
    QL24x32B QL2009 80C300 QL16x24B QL2003 45MHz analog to digital converter verilog numerically controlled oscillator verilog UART using VHDL uart vhdl design of dma controller using vhdl Numerically Controlled Oscillator cpu 32 bit verilog dds vhdl design and simulation of uart PDF

    vhdl code dds

    Abstract: ethernet card schematic vhdl code for rs232 interface vga pci card schematics vhdl code dma controller vhdl code for pci express EASY324 EASY324-R2 MUNICH128X xilinx vhdl rs232 code
    Text: TO OL B RIEF The new generation of Infineon communications ICs is supported by the EASY128-R2 Reference Design. The system is a versatile tool for evaluation, testing and demonstration of MUNICH128X PEB 20324 and QuadFALC (PEB 22554). The hardware is a standard PCI Card which can be


    Original
    EASY128-R2 MUNICH128X EASY324-R2 RJ-45 vhdl code dds ethernet card schematic vhdl code for rs232 interface vga pci card schematics vhdl code dma controller vhdl code for pci express EASY324 MUNICH128X xilinx vhdl rs232 code PDF

    FSK modulate by matlab book

    Abstract: adpll.mdl quadrature amplitude modulation a simulink model QAM verilog simulink 16QAM 16 QAM modulation matlab pulse amplitude modulation using 555 vhdl program for cordic cosine and sine CORDIC QAM modulation receiver QAM schematic diagram
    Text: NCO Compiler MegaCore Function User Guide April 2000 NCO Compiler MegaCore Function User Guide, April 2000 A-UG-NCOCOMPILER-01 ACCESS, Altera, AMPP, APEX, APEX 20K, Atlas, FLEX, FLEX 10K, FLEX 10KA, FLEX 10KE, FLEX 6000, FLEX 6000A, MAX, MAX+PLUS, MAX+PLUS II, MegaCore, MultiCore, MultiVolt, NativeLink, OpenCore, Quartus, System-on-a-Programmable-Chip, and specific device designations


    Original
    -UG-NCOCOMPILER-01 FSK modulate by matlab book adpll.mdl quadrature amplitude modulation a simulink model QAM verilog simulink 16QAM 16 QAM modulation matlab pulse amplitude modulation using 555 vhdl program for cordic cosine and sine CORDIC QAM modulation receiver QAM schematic diagram PDF

    vhdl code for loop filter of digital PLL

    Abstract: vhdl code for All Digital PLL vhdl code for phase frequency detector vhdl code for 16 prbs generator vhdl code for DCO prbs generator using vhdl vhdl code for loop filter of digital PLL spartan E1 pdh vhdl vhdl code for phase frequency detector for FPGA XAPP868
    Text: Application Note: Virtex and Spartan FPGA Families Clock Data Recovery Design Techniques for E1/T1 Based on Direct Digital Synthesis R XAPP868 v1.0 January 29, 2008 Summary Author: Paolo Novellini and Giovanni Guasti Low data rates (less than 10 Mb/s) in a telecommunications environment can be terminated


    Original
    XAPP868 vhdl code for loop filter of digital PLL vhdl code for All Digital PLL vhdl code for phase frequency detector vhdl code for 16 prbs generator vhdl code for DCO prbs generator using vhdl vhdl code for loop filter of digital PLL spartan E1 pdh vhdl vhdl code for phase frequency detector for FPGA XAPP868 PDF

    simulation for prbs generator in matlab

    Abstract: block diagram prbs generator in matlab vhdl code for pseudo random sequence generator in vhdl code for 16 prbs generator vhdl code for pseudo random sequence generator prbs pattern generator using vhdl pulse shaping FILTER implementation xilinx vhdl code for 7 bit pseudo random sequence generator fifo vhdl xilinx rAised cosine FILTER
    Text: MW_ATSC ATSC Modulator Core February 5th , 2008 Product Specification AllianceCORE Facts Provided with Core Documentation S.r.l. User Guide Design File Formats VHDL synthesizable source code, NGC implementation file MindWay S.r.l. Constraints Files Centro Direzionale Colleoni


    Original
    PDF

    four way traffic light controller vhdl coding

    Abstract: PEB20324 Microtec Research mcc960 vhdl code for traffic light control X4013 vhdl code for rs232 receiver vhdl code for TRAFFIC LIGHT CONTROLLER SINGLE WAY vhdl code rs232 v.110 QuadFALC EASY324
    Text: T o o l D e s c ri p t i o n , D S 1 , O c t o b e r 2 0 0 0 EA S Y 3 2 4 - R 2 Reference Design for MUNICH128x and QuadFALC Datacom N e v e r s t o p t h i n k i n g . Edition 10.00 Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany


    Original
    MUNICH128x D-81541 four way traffic light controller vhdl coding PEB20324 Microtec Research mcc960 vhdl code for traffic light control X4013 vhdl code for rs232 receiver vhdl code for TRAFFIC LIGHT CONTROLLER SINGLE WAY vhdl code rs232 v.110 QuadFALC EASY324 PDF

    Untitled

    Abstract: No abstract text available
    Text: System Generator for DSP Getting Started Guide UG639 v 14.3 October 16, 2012 This document applies to the following software versions: ISE Design Suite 14.3 through 14.6 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development


    Original
    UG639 PDF

    vhdl code for cordic cosine and sine

    Abstract: verilog code to generate sine wave vhdl code to generate sine wave verilog code for CORDIC to generate sine wave CORDIC to generate sine wave qpsk modulation VHDL CODE verilog code for cordic algorithm sine cosine VHDL code for CORDIC to generate sine wave vhdl code for cordic algorithm matlab code to generate sine wave using CORDIC
    Text: NCO Compiler MegaCore Function Solution Brief 49 September 2000, ver. 1.0 Target Applications: Data Storage and Retrieval Systems, Modulators, Demodulators, and Digital PLLs Features • ■ Family: APEXTM 20K, ACEXTM, FLEX 10, FLEX 8000, and FLEX 6000 ■


    Original
    PDF

    UG639

    Abstract: No abstract text available
    Text: System Generator for DSP Getting Started Guide UG639 v 13.1 March 1, 2011 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG639 UG639 PDF

    schematic diagram vga to rca

    Abstract: ADI7123 AD620 original circuit and there altera de2 fan control TDS210 TLC5510 vhdl code for lcd display for DE2 altera lm311 equivalent vhdl code for FFT 4096 point AD9850
    Text: Digital Oscillograph Third Prize Digital Oscillograph Institution: Department of Microwave Engineering Air Force Radar Academy Participants: Hui Wu, Zhi-Xiong Deng, and Li-Hua Guo Instructor: Yao-Jun Chen Design Introduction The digital storage oscillograph uses a microprocessor for control and data proccesing. It performs a


    Original
    PDF

    LTE DUC

    Abstract: xilinx XAPP1123 XAPP1123 DSP48E1s amplitude demodulation using xilinx system generator DFE digital front end DPD xilinx logicore core dds fir filter spartan 3 fir compiler v5 0x0000000012
    Text: LogiCORE IP DUC/DDC Compiler v2.0 DS766 October 16, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx LogiCORE IP DUC/DDC Compiler implements high-performance, optimized Digital Upand Down-Converter modules for use in wireless base


    Original
    DS766 ZynqTM-7000 4A2Cx20 LTE DUC xilinx XAPP1123 XAPP1123 DSP48E1s amplitude demodulation using xilinx system generator DFE digital front end DPD xilinx logicore core dds fir filter spartan 3 fir compiler v5 0x0000000012 PDF

    LM120 model SPICE

    Abstract: crystal Oscillator AGC MOTOROLA ECL DS26C32 SO space qualified synthesizer mil national semiconductor cmos databook LP2953* spice 0.35 micron amps MODEL PARAMETERS SPICE CLC409 CLC520
    Text: VOLUME NO. 12 1997 Wireless Secure Communications M ilitary tactical and satellite networks and radios are tasked with handling ever greater amounts of data and voice traffic – often over existing channels. As advanced modulation techniques, coding, compression, and encryption techniques are developed,


    Original
    LM120 LM136 LM137 LM140 LM185 LM2940 LM2941 LM2990 LM2991 LM3940 LM120 model SPICE crystal Oscillator AGC MOTOROLA ECL DS26C32 SO space qualified synthesizer mil national semiconductor cmos databook LP2953* spice 0.35 micron amps MODEL PARAMETERS SPICE CLC409 CLC520 PDF

    CORDIC vhdl altera

    Abstract: CORDIC QAM modulation 16 QAM modulation matlab vhdl cordic CORDIC "vhdl" cordic nco verilog QAM matlab cosine qam by simulink matlab
    Text: NCO Compiler MegaCore ファンクション Solution Brief 49 September 2000, ver. 1.0 ターゲット・アプリケーション データ・ストレージおよび修復シ ステムモジュレータ、デモジュ レータ、ディジタル PLL 特長


    Original
    20KACEXTM 10KFLEX 20KACEXTM 10KFLEX 20KFLEX CORDIC vhdl altera CORDIC QAM modulation 16 QAM modulation matlab vhdl cordic CORDIC "vhdl" cordic nco verilog QAM matlab cosine qam by simulink matlab PDF

    130 nm CMOS standard cell library

    Abstract: 130 nm CMOS standard cell library fujitsu 130 nm CMOS standard cell library ST
    Text: June 1996 Edition 1.1 DATA SHEET : FU JITSU CE56 SERIES 0.5 MICRON HIGH PERFORMANCE/LOW POWER CMOS EMBEDDED ARRA YS DESCRIPTION CE56 SERIES PRODUCT SUMMARY The Fujitsu CE56 is a series of high performance CMOS embedded arrays offering diffused high speed RAMS, ROMS


    OCR Scan
    374T7Sfc. cl75b 130 nm CMOS standard cell library 130 nm CMOS standard cell library fujitsu 130 nm CMOS standard cell library ST PDF

    MH 74151

    Abstract: Cxt01 38S02 74151 data sheet 74151 pin configuration bel 188 transistor MSM98S 065x0
    Text: O K I Semiconductor MSM38S0000/MSM98S000 0.8|im Mixed 3-V/5-V Sea of Gates and Customer Structured Arrays D E S C R IP TIO N OKI's 0.8 im ASIC products, specially designed for mixed 3-V /5-V applications, are now available in both Sea Of Gates (SOG and Customer Structured Array (CSA) architectures. Both the SOG-based MSM38S


    OCR Scan
    MSM38S0000/MSM98S000 MSM38S MSM98S 16-Mbit MSM38S/98S 068x068 071x071 074x074 077x077 080x080 MH 74151 Cxt01 38S02 74151 data sheet 74151 pin configuration bel 188 transistor 065x0 PDF

    Untitled

    Abstract: No abstract text available
    Text: p October 1996 Edition 2.0 Z DATASHEET CE61 SERIES 0.35 MICRON HIGH PERFORMANCE/LOW POWER CMOS EMBEDDED ARRA YS CE61 SERIES PRODUCT SUMMARY DESCRIPTION The Fujitsu CE61 is a series of high performance CMOS embedded arrays featuring full support of diffused high-speed


    OCR Scan
    74175b PDF