transistor k 4212
Abstract: EP1K10 EP1K100 EP1K30 EP1K50 adjustable pwm voltage regulator SLUP183
Text: Application Note TI Power Solutions Power-Up Altera FPGAs Application Note SLUA278 – October 2002 TI Power Solutions Power-Up Altera FPGAs Sophie Chen Power Supply Control Products ABSTRACT Power requirements and power consumptions for Altera FPGAs, including ACEX 1K, APEX
|
Original
|
PDF
|
SLUA278
transistor k 4212
EP1K10
EP1K100
EP1K30
EP1K50
adjustable pwm voltage regulator
SLUP183
|
tcl script ModelSim
Abstract: vhdl code for ddr2 MT47H16M16BG MT47H16M16BG-5E Verilog DDR memory model DDR2 DIMM VHDL vhdl code 8 bit LFSR EP2C35F672C6 an3801 verilog code 32 bit LFSR
Text: Test DDR or DDR2 SDRAM Interfaces on Hardware Using the Example Driver Application Note 380 June 2006 ver 1.2 Introduction This application note describes how to test DDR or DDR2 SDRAM interfaces on Altera development boards using the Altera DDR or DDR2
|
Original
|
PDF
|
|
2D86
Abstract: 5F21 D465 1A39 vhdl code for character display F43C B794 15A6 quar a1dc
Text: Advanced Troubleshooting for Altera Software Licensing December 2002, ver. 1.2 Introduction Application Note 229 If after installing an AlteraR software license following the procedures in AN 205: Understanding Altera Software Licensing, your Altera software does
|
Original
|
PDF
|
|
format .rbf
Abstract: FIPS-197 3A991 AN425 BR1220 BR2477A
Text: Using the Design Security Features in Altera FPGAs AN-556-2.0 Application Notes This application note describes how you can use the design security features in Altera 40- and 28-nm FPGAs to protect your designs against unauthorized copying, reverse engineering, and tampering of your configuration files. This application note
|
Original
|
PDF
|
AN-556-2
28-nm
40-nm"
28-nm"
format .rbf
FIPS-197
3A991
AN425
BR1220
BR2477A
|
vhdl code hamming ecc
Abstract: hamming encoder decoder DDR2 SDRAM ECC verilog code hamming block diagram code hamming block diagram code hamming using vhdl hamming code hamming decoder vhdl code DDR2 DIMM VHDL vhdl code hamming
Text: DDR and DDR2 SDRAM ECC Reference Design Application Note 415 Version 1.0, June 2006 Introduction This application note describes an error-correcting code ECC block for use with the Altera DDR and DDR2 SDRAM controller MegaCore functions. Altera also supplies an ECC reference design, which uses the
|
Original
|
PDF
|
MT9HTF3272AY-53EB3
vhdl code hamming ecc
hamming encoder decoder
DDR2 SDRAM ECC
verilog code hamming
block diagram code hamming
block diagram code hamming using vhdl
hamming code
hamming decoder vhdl code
DDR2 DIMM VHDL
vhdl code hamming
|
Cyclone II EP2C35
Abstract: Altera Cyclone II EP2C35 ddr2 PLL fpga altera cable so dimm ddr2 connector altera jtag ii 8 bit LFSR applications altera board
Text: Cyclone II DDR2 SDRAM Demonstration Application Note 383 April 2005, ver 1.0 Introduction This application note describes a 167-MHz DDR2 SDRAM demonstration on an Altera Cyclone II EP2C35 DSP Development Board. The Altera Cyclone II EP2C35 DSP development board provides a lowcost hardware platform for developing high performance DSP designs
|
Original
|
PDF
|
167-MHz
EP2C35
Cyclone II EP2C35
Altera Cyclone II
ddr2 PLL
fpga altera cable
so dimm ddr2 connector
altera jtag ii
8 bit LFSR applications
altera board
|
verilog code for orthogonal cdma transmitter
Abstract: verilog code for dpd handover MATLAB fft algorithm verilog in ofdm CORDIC altera verilog code for cdma transmitter vhdl code for rotation cordic vhdl code for cordic algorithm verilog code for ofdm transmitter vhdl code for FFT 256 point
Text: WiMAX OFDMA Ranging Application Note 430 August 2006, version 1.0 Introduction This application note describes the Altera worldwide interoperability for microwave access WiMAX orthogonal frequency-division multiple access (OFDMA) ranging reference design. The application note
|
Original
|
PDF
|
16e-2005
verilog code for orthogonal cdma transmitter
verilog code for dpd
handover MATLAB
fft algorithm verilog in ofdm
CORDIC altera
verilog code for cdma transmitter
vhdl code for rotation cordic
vhdl code for cordic algorithm
verilog code for ofdm transmitter
vhdl code for FFT 256 point
|
h044
Abstract: No abstract text available
Text: Stratix V Device Design Guidelines AN-625-1.1 Application Note This application note provides a set of design guidelines, recommendations, and a list of factors to consider for designs that use Altera Stratix® V FPGAs. It is important to follow Altera recommendations throughout the design process for high-density,
|
Original
|
PDF
|
AN-625-1
h044
|
Altera EP4CE6
Abstract: EP4CE6 JTAG CONNECTOR cyclone iii fpga PCI cyclone 3 schematics EP4CE10 EP4CGX150 speed grade system design using pll vhdl code EP4CGX30 EP4CGX50 EP4CGX75
Text: AN 592: Cyclone IV Design Guidelines AN-592-1.1 February 2010 This application note provides an easy-to-use set of guidelines and a list of factors to consider in Cyclone IV designs. Altera recommends following the guidelines listed in this application note throughout the design process. Altera® Cyclone IV devices
|
Original
|
PDF
|
AN-592-1
Altera EP4CE6
EP4CE6
JTAG CONNECTOR cyclone iii fpga
PCI cyclone 3 schematics
EP4CE10
EP4CGX150 speed grade
system design using pll vhdl code
EP4CGX30
EP4CGX50
EP4CGX75
|
Japanese Transistor Data Book
Abstract: CAN BUS megafunction BGA and QFP Package CRC 8 Generator/Checker master -k80s software data sheet or gate EPF10K100 XC4000
Text: Japanese Documents Contents January 2000 Application Notes Note 1 AN 42 Metastability in Altera Devices AN 71 Guidelines for Handling J-Lead & QFP Devices AN 74 Evaluating Power for Altera Devices AN 75 High-Speed Board Designs AN 80 Selecting Sockets for Altera Devices
|
Original
|
PDF
|
101nplify
Japanese Transistor Data Book
CAN BUS megafunction
BGA and QFP Package
CRC 8 Generator/Checker
master -k80s software
data sheet or gate
EPF10K100
XC4000
|
Cyclone II EP2C20F256C7
Abstract: EP2C20F256C7 EP2S30F672C5 TMS320C6000 TMS320C6414T TMS320C6415T TMS320C6416T
Text: High-Performance EMIF Bridge Core Application Note 388 September 2005, ver 1.2 Introduction This application note describes the Altera high-performance external memory interface EMIF bridge core. The high-performance EMIF bridge core bridges between an external
|
Original
|
PDF
|
TMS320C64x
Cyclone II EP2C20F256C7
EP2C20F256C7
EP2S30F672C5
TMS320C6000
TMS320C6414T
TMS320C6415T
TMS320C6416T
|
Untitled
Abstract: No abstract text available
Text: AN 592: Cyclone IV Design Guidelines AN-592-1.3 August 2013 This application note provides an easy-to-use set of guidelines and a list of factors to consider in Cyclone IV designs. Altera recommends following the guidelines listed in this application note throughout the design process. Altera® Cyclone IV devices
|
Original
|
PDF
|
AN-592-1
|
Untitled
Abstract: No abstract text available
Text: Design Guidelines for HardCopy IV GX Devices AN-649-1.0 Application Note This application note describes the Altera recommended basic design flow that simplifies HardCopy® IV GX transceiver-based designs. The design guidelines in this application note provide important factors to consider in
|
Original
|
PDF
|
AN-649-1
|
Untitled
Abstract: No abstract text available
Text: Design Guidelines for Arria II Devices AN-563-2.0 Application Note This application note provides an easy-to-use set of guidelines and a list of factors to consider in Arria II designs. It is important to follow Altera recommendations throughout the design process. Altera® Arria II FPGAs are designed for ease-of-use,
|
Original
|
PDF
|
AN-563-2
|
|
PRBS-32
Abstract: SystemVerilog AN-642-1 EP4CGX22BF14 AN6421 OTN testbench Stratix II GX FPGA Development Board Reference Manual
Text: 2.5G Reed-Solomon II MegaCore Function Reference Design AN-642-1.0 Application Note The Altera 2.5G Reed-Solomon RS II MegaCore® function reference design demonstrates a basic application of the Reed-Solomon algorithm in data transmission between the Altera RS II encoder and decoder.
|
Original
|
PDF
|
AN-642-1
PRBS-32
SystemVerilog
EP4CGX22BF14
AN6421
OTN testbench
Stratix II GX FPGA Development Board Reference Manual
|
Untitled
Abstract: No abstract text available
Text: Application Note 38 Configuring Multiple FLEX 8000 Devices Configuring Multiple FLEX 8000 Devices July 1998, ver. 2.01 Introduction Application Note 38 The architecture of Altera’s Flexible Logic Element MatriX FLEX devices supports several methods for configuring multiple FLEX 8000 devices in a
|
Original
|
PDF
|
|
epm7032
Abstract: FLEX 8000 FLEX 8000 Devices EPC1213 EPM7032LC44 epm7032l programming epm7032 EPF81188
Text: Application Note 38 Configuring Multiple FLEX 8000 Devices Configuring Multiple FLEX 8000 Devices May 1994, ver. 2.01 Introduction Application Note 38 The architecture of Altera’s Flexible Logic Element MatriX FLEX devices supports several methods for configuring multiple FLEX 8000 devices in a
|
Original
|
PDF
|
|
EPC1213
Abstract: EPM7032 EPM7032LC44 ttf 72 epm7032l
Text: Application Note 38 Configuring Multiple FLEX 8000 Devices Configuring Multiple FLEX 8000 Devices May 1994, ver. 2 Introduction Application Note 38 The architecture of Altera’s Flexible Logic Element MatriX FLEX devices supports several methods for configuring multiple FLEX 8000 devices in a
|
Original
|
PDF
|
|
FLEX 8000
Abstract: High Frequency Device Data Book altera application note 38 EPC1213 EPM7032 EPM7032LC44 programming epm7032
Text: Application Note 38 Configuring Multiple FLEX 8000 Devices Configuring Multiple FLEX 8000 Devices July 1998, ver. 2.01 Introduction Application Note 38 The architecture of Altera’s Flexible Logic Element MatriX FLEX devices supports several methods for configuring multiple FLEX 8000 devices in a
|
Original
|
PDF
|
|
programming epm7032
Abstract: EPM7032
Text: Application Note 38 Configuring Multiple FLEX 8000 Devices Configuring Multiple FLEX 8000 Devices May 1994, ver. 2 Introduction Application Note 38 The architecture of Altera’s Flexible Logic Element MatriX FLEX devices supports several methods for configuring multiple FLEX 8000 devices in a
|
Original
|
PDF
|
Ch000
programming epm7032
EPM7032
|
vhdl code for FFT 32 point
Abstract: vhdl source code for fft vhdl code for FFT 8 point ofdm code in vhdl qpsk demapper VHDL CODE vhdl code for FFT vhdl code for FFT 16 point qpsk modulation VHDL CODE verilog code for dpd tcl script ModelSim
Text: Downlink Subchannelization for WiMAX Application Note 451 February 2007, version 1.0 Introduction Altera provides building blocks to accelerate the development of a worldwide interoperability for microwave access WiMAX compliant basestations. This application note describes a reference design that
|
Original
|
PDF
|
16e-2005
vhdl code for FFT 32 point
vhdl source code for fft
vhdl code for FFT 8 point
ofdm code in vhdl
qpsk demapper VHDL CODE
vhdl code for FFT
vhdl code for FFT 16 point
qpsk modulation VHDL CODE
verilog code for dpd
tcl script ModelSim
|
Untitled
Abstract: No abstract text available
Text: Video and Image Processing Component Library AN-654 Application Note This application note describes the Video and Image Processing Component Library. Altera uses these components to make the 4K Format Conversion Reference Design and the Multioutput Scalar Reference Design.
|
Original
|
PDF
|
AN-654
|
FC-BGA
Abstract: T0812012 daewon tray
Text: Thermal Management and Mechanical Handling for Lidless Flip Chip Ball-Grid Array AN-659-1.0 Application Note This application note provides guidance on thermal management and mechanical handling of lidless flip chip ball-grid array FCBGA for Altera devices.
|
Original
|
PDF
|
AN-659-1
FC-BGA
T0812012
daewon tray
|
ep330
Abstract: free circuit eprom programmer transistor Common Base configuration eprom programmer schematic High Frequency Device Data Book 10 pin female box header active and passive electronic components application notes BIOS 32 Pin PLCC flat flex circuit connector pins
Text: Application Note 33 Configuring FLEX 8000 Devices Configuring FLEX 8000 Devices January 2000, ver. 3.02 Introduction Application Note 33 The architecture of Altera’s Flexible Logic Element MatriX FLEX devices supports several different configuration schemes for loading a design into
|
Original
|
PDF
|
|