Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SN54LV32 Search Results

    SN54LV32 Datasheets (13)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    SN54LV32 Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32 Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32A Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32A Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AFK Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF
    SN54LV32AFK Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AJ Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF
    SN54LV32AJ Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AW Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AW Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF
    SN54LV32FK Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF
    SN54LV32J Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF
    SN54LV32W Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF

    SN54LV32 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32, SN74LV32 QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS188C – FEBRUARY 1993 – REVISED APRIL 1996 D D D D D EPIC  Enhanced-Performance Implanted CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32, SN74LV32 SCLS188C MIL-STD-883C, JESD-17 300-mil SN54LV32 SN74LV32

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32, SN74LV32 QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS188C − FEBRUARY 1993 − REVISED APRIL 1996 D EPIC  Enhanced-Performance Implanted D D D D CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32, SN74LV32 SCLS188C MIL-STD-883C, JESD-17 300-mil SN54LV32 SN74LV32

    SN54LV32A

    Abstract: SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385C – SEPTEMBER 1997 – REVISED MAY 2000 D D D D D D D EPIC  Enhanced-Performance Implanted CMOS Process Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385C MIL-STD-883, SN54LV32A SN74LV32A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32, SN74LV32 QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS188C − FEBRUARY 1993 − REVISED APRIL 1996 SN54LV32 . . . J OR W PACKAGE SN74LV32 . . . D, DB, OR PW PACKAGE TOP VIEW D EPIC  (Enhanced-Performance Implanted D D D D 1A 1B 1Y 2A 2B 2Y GND


    Original
    PDF SN54LV32, SN74LV32 SCLS188C SN54LV32

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A

    LV32A

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385E – SEPTEMBER 1997 – REVISED AUGUST 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    PDF SN54LV32A, SN74LV32A SCLS385E 000-V A114-A) A115-A) SN54LV32A LV32A

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN54LV32A SN74LV32A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    PDF SN54LV32A, SN74LV32A SCLS385G 000-V A114-A) A115-A) SN54LV32A SN74LV32A,

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D Ioff Supports Partial-Power-Down Mode D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce 2 13 3 12 4 11


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J SN54LV32A

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A 74LV32a
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN74LV32A 74LV32a

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN74LV32A

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A 74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385D – SEPTEMBER 1997 – REVISED JANUARY 2001 D D D D SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385D SN54LV32A 000-V A114-A) A115-A) A115-A C101 SN54LV32A SN74LV32A 74LV32A

    SN74LV32

    Abstract: SN74LV32D SN74LV32DBLE SN74LV32DR SN74LV32PWLE LV32 SN54LV32
    Text: SN54LV32, SN74LV32 QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS188C − FEBRUARY 1993 − REVISED APRIL 1996 D EPIC  Enhanced-Performance Implanted D D D D CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32, SN74LV32 SCLS188C MIL-STD-883C, JESD-17 300-mil SN74LV32 SN74LV32D SN74LV32DBLE SN74LV32DR SN74LV32PWLE LV32 SN54LV32

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN54LV32A SN74LV32A

    SN54LV32A

    Abstract: SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385B – SEPTEMBER 1997 – REVISED NOVEMBER 1999 D D D D D EPIC Enhanced-Performance Implanted CMOS Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385B MIL-STD-883, SN54LV32A SN54LV32A SN74LV32A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    PDF SN54LV32A, SN74LV32A SCLS385G 000-V A114-A) A115-A) SN54LV32A

    LV32A

    Abstract: 74LV32A A115-A C101 SN54LV32A SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385D – SEPTEMBER 1997 – REVISED JANUARY 2001 D D D D SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385D SN54LV32A 000-V A114-A) A115-A) LV32A 74LV32A A115-A C101 SN54LV32A SN74LV32A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32, SN74LV32 QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS188C − FEBRUARY 1993 − REVISED APRIL 1996 D EPIC  Enhanced-Performance Implanted D D D D CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32, SN74LV32 SCLS188C MIL-STD-883C, JESD-17 300-mil SN54LV32 SN74LV32

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385I − SEPTEMBER 1997 − REVISED DECEMBER 2004 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385I SN54LV3plifiers A115-A C101 SN54LV32A SN74LV32A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32, SN74LV32 QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS188C − FEBRUARY 1993 − REVISED APRIL 1996 D EPIC  Enhanced-Performance Implanted D D D D CMOS 2-µ Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32, SN74LV32 SCLS188C MIL-STD-883C, JESD-17 300-mil SN54LV32 SN74LV32

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    PDF SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    PDF SN54LV32A, SN74LV32A SCLS385G SN54LV32A A115-A C101 SN54LV32A SN74LV32A

    Untitled

    Abstract: No abstract text available
    Text: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES S C L S 3 8 5 A - S E P TE M B E R 1997 - R EVISED A P R IL 1998 EP/C Enhanced-Performance Implanted CMOS Process SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE (TOP VIEW)


    OCR Scan
    PDF SN54LV32A, SN74LV32A MIL-STD-883, SN54LV32A SN74LV32A