Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SLLA120 Search Results

    SLLA120 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    SLLA120

    Abstract: TLK1201 SN65LVDS9x SLK2501 SLK2511 TLK3114SA pecl logic voltage levels TLK1501 TLK2201 TLK2501
    Text: Application Report SLLA120 - December 2002 Interfacing Between LVPECL, VML, CML, and LVDS Levels Serial Gigabit Solutions Nick Holland ABSTRACT This application report introduces the various interface standards used today in modern telecom and datacom systems and describes the methods used to interface between similar


    Original
    SLLA120 TLK1201 SN65LVDS9x SLK2501 SLK2511 TLK3114SA pecl logic voltage levels TLK1501 TLK2201 TLK2501 PDF

    MAX3234

    Abstract: maxim dallas 2501 jtag gd75232 DALLAS 2501 jtag PL-2303 LGA 775 SOCKET PIN LAYOUT SN75176 PL-2303 SN75179 application MAX490 schematic
    Text: R E A L W O R L D S I G N A L P TM R O C E S S I N G Interface Selection Guide 2Q 2004 Table of Contents Introduction .3 Data Line Circuits High-Speed Interconnect LVDS, xECL, CML .4


    Original
    RS-485/422. RS-232. MAX3234 maxim dallas 2501 jtag gd75232 DALLAS 2501 jtag PL-2303 LGA 775 SOCKET PIN LAYOUT SN75176 PL-2303 SN75179 application MAX490 schematic PDF

    Untitled

    Abstract: No abstract text available
    Text: SN65LV1023/SN65LV1224 30-MHz TO 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER SLLS527F – FEBRUARY 2002 – REVISED NOVEMBER 2002 D D D D 300-Mbps to 660-Mbps Serial LVDS Data Payload Bandwidth at 30-MHz to 66-MHz System Clock Pin-Compatible Superset of NSM DS92LV1023/DS92LV1224


    Original
    SN65LV1023/SN65LV1224 30-MHz 66-MHz, SLLS527F 300-Mbps 660-Mbps 66-MHz DS92LV1023/DS92LV1224 SN65LV1023 PDF

    SN65LVDS100 Application Report

    Abstract: CDC111 CDCLVP110 CDCVF111 SN65LVDS101 SN65LVDT100 SN65LVDT33 SLLA101 sn65lvds CML100
    Text: Application Report SCAA059C – March 2003 – Revised October 2007 AC-Coupling Between Differential LVPECL, LVDS, HSTL, and CML Kal Mustafa/Chris Sterzik. High Performance Analog


    Original
    SCAA059C SN65LVDS100 Application Report CDC111 CDCLVP110 CDCVF111 SN65LVDS101 SN65LVDT100 SN65LVDT33 SLLA101 sn65lvds CML100 PDF

    1x16 DeMux

    Abstract: OIF2000 OIF-VSR4-03 high-speed lvds transceiver
    Text: SLK2504 1xOC-192 OR 4xOC-48 SONET/SDH TRANSCEIVER D D D D D D D D D Fully Integrated SONET/SDH Transceiver Supporting Clock/Data Recovery and MUX/DEMUX Functions Compliant With OIF-VSR4-03.0 Former OIF2000.074.4 and OIF2001.284 Supporting SONET/SDH OC-192 Data Over Four Fibers


    Original
    SLK2504 1xOC-192 4xOC-48 SLLS539 08MHz 52MHz OC-48 SLK2504IGPV 1x16 DeMux OIF2000 OIF-VSR4-03 high-speed lvds transceiver PDF

    wizardlink

    Abstract: SLLA071
    Text: TLK2711 1.6 TO 2.7 GBPS TRANSCEIVER SLLS501 – SEPTEMBER 2001 D 1.6 to 2.7 Gigabits Per Second Gbps D D D D D D D Serializer/Deserializer Hot-Plug Protection High-Performance 80-Pin BGA Microstar Junior Package (GQE) 2.5-V Power Supply for Low Power


    Original
    TLK2711 SLLS501 80-Pin 8-bit/10-bit 16-Bit TLK2711IRCP TLK2711JRGQE wizardlink SLLA071 PDF

    iso 11783 y adapter

    Abstract: design of 4-20mA transmitter for bridge type transducer using op-amp instrumentation amplifier temperature sensor PIC ads1112 TPIC6x595 glucose monitor that uses 8051 microcontroller tms320c2000 Emerging Display Technologies spice ads1100 design of 4-20mA transmitter for bridge type transducer using op-amp ADS1218
    Text: R E A L W O R L D S I G N A L P R O C E S S I N G SIGNAL ACQUISITION, PROCESSING AND CONTROL FOR I NDUSTRIAL A PPLICATIONS Amplifiers, Data Converters, DSPs, Interface, Microcontrollers, Power Controllers, Power Management 4Q 2003 INSIDE Amplifiers Data Converters


    Original
    B010203 SLAB039A iso 11783 y adapter design of 4-20mA transmitter for bridge type transducer using op-amp instrumentation amplifier temperature sensor PIC ads1112 TPIC6x595 glucose monitor that uses 8051 microcontroller tms320c2000 Emerging Display Technologies spice ads1100 design of 4-20mA transmitter for bridge type transducer using op-amp ADS1218 PDF

    DVR Surveillance

    Abstract: No abstract text available
    Text: TNETE2201B 1.25ĆGIGABIT ETHERNET TRANSCEIVER ą ąą SLLS367C − JUNE 1999 − REVISED JUNE 2004 D 1.25 Gigabits Per Second Gbps Gigabit D D D D Ethernet Transceiver Based on the P802.3Z Specification Transmits Serial Data up to 1.25 Gbps Operates With 3.3-V Supply Voltage


    Original
    TNETE2201B 25GIGABIT SLLS367C 64-Pin HDMP16x6A TNETE2201B slla146 slla120 DVR Surveillance PDF

    CML Vterm

    Abstract: CDC111 CDCLVD110 CDCLVP110 CDCVF111 SN65LVDS101 SN65LVDT100 SN65LVDT122 SN65LVDT33 SN64LVDS33
    Text: Application Report SCAA059 – March 2003 AC-Coupling Between Differential LVPECL, LVDS, HSTL, and CML Kal Mustafa/Chris Sterzik High Performance Analog ABSTRACT This report provides a quick reference of ac-coupling techniques for interfacing between different logic levels. The four differential signaling levels found in this report are lowvoltage positive-referenced emitter coupled logic LVPECL , low-voltage differential


    Original
    SCAA059 CML Vterm CDC111 CDCLVD110 CDCLVP110 CDCVF111 SN65LVDS101 SN65LVDT100 SN65LVDT122 SN65LVDT33 SN64LVDS33 PDF

    maxim dallas 2501

    Abstract: jtag PL-2303 DALLAS 2501 RS-485 spice PL-2303 goldstar GM16c550 MC34051 circuit diagram of MAX232 connection to pic goldstar scheme jtag gd75232
    Text: TM Technology for Innovators Interface Selection Guide 3Q 2005 2 ➔ Interface Selection Guide Table of Contents Introduction 3 LVDS, xECL, CML . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4 Multipoint-LVDS M-LVDS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8


    Original
    RS-485/422 RS-232 SSZT009B maxim dallas 2501 jtag PL-2303 DALLAS 2501 RS-485 spice PL-2303 goldstar GM16c550 MC34051 circuit diagram of MAX232 connection to pic goldstar scheme jtag gd75232 PDF

    40mhz receiver circuit

    Abstract: No abstract text available
    Text: SN65LV1021/SN65LV1212 10-MHz TO 40-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER SLLS526F – FEBRUARY 2002 – REVISED NOVEMBER 2002 D D D D 100-Mbps to 400-Mbps Serial LVDS Data Payload Bandwidth at 10-MHz to 40-MHz System Clock Pin-Compatible Superset of NSM DS92LV1021/DS92LV1212


    Original
    SN65LV1021/SN65LV1212 10-MHz 40-MHz, SLLS526F 100-Mbps 400-Mbps 40-MHz DS92LV1021/DS92LV1212 SN65LV1021 40mhz receiver circuit PDF

    SN65LVD100

    Abstract: Texas Instruments Application Report DC-Coupling TLK1501 SCAA059 scas683 SCAA056 SCAA062 CDC111 CDCVF111 SN65LVDS100
    Text: Application Report SCAA062 – March 2003 DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CM Kal Mustafa / Chris Sterzik High Performance Analog ABSTRACT This report describes various methods of interfacing different logic levels. The focus is dccoupling between the following differential signaling: LVPECL low-voltage positivereferenced emitter coupled logic , LVDS (low-voltage differential signals), HSTL (highspeed transceiver logic), and CML (current-mode logic). The report discusses sixteen


    Original
    SCAA062 SN65LVD100 Texas Instruments Application Report DC-Coupling TLK1501 SCAA059 scas683 SCAA056 SCAA062 CDC111 CDCVF111 SN65LVDS100 PDF