Untitled
Abstract: No abstract text available
Text: Zener Diodes 1W Type No. Device Marking Code PL3V6C PL3V9C PL4V3C PL4V7C PL5V1C PL5V6C PL6V2C PL6V8C PL7V5C PL8V2C PL9V1C PL10C PL11C PL12C PL13C PL15C PL16C PL18C PL20C PL22C PL24C PL27C PL30C PL33C PL36C PL39C PL43C PL47C PL51C PL56C PL62C PL68C PL75C PL82C
|
Original
|
PL10C
PL11C
PL12C
PL13C
PL15C
PL16C
PL18C
PL20C
PL22C
PL24C
|
PDF
|
pt45
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
110mW
VCC12.
LFSC25
900-Ball
pt45
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.4b, February 2007 LatticeSC Family Data Sheet Introduction November 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
SC115
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 01.6, August 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
PDF
|
2-bit comparator
Abstract: LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138
Text: LatticeSC/M Family Data Sheet DS1004 Version 01.8, November 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
2-bit comparator
LFSC3GA15E-5F900I
PR77A
PR55D
pr94a diode
transistor pt36c
pt36C
PB110C
pb127d
PB138
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
LFSC25
FF1020
LFSC80
|
PDF
|
PB68C
Abstract: LFSCM3GA40EP1
Text: LatticeSC Family Data Sheet DS1004 Version 01.4a, January 2007 LatticeSC Family Data Sheet Introduction November 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
LVPECL33
SC115
PB68C
LFSCM3GA40EP1
|
PDF
|
ROSENBERGER 32K243
Abstract: PL80B 32K243 fairchild aa30 pr77a Rosenberger HW-USBN-2A Schematic HW-USB PT60 PR76A
Text: LatticeSC PCI Express x8 Evaluation Board User’s Guide April 2007 Revision: EB19_01.3 LatticeSC PCI Express x8 Evaluation Board User’s Guide Lattice Semiconductor Introduction This user’s guide describes the LatticeSC PCI Express x8 Evaluation Board featuring the LatticeSC
|
Original
|
LFSCM3GA80EP1-6FC1152C
im02SMT
1000PF-0402SMT
ROSENBERGER 32K243
PL80B
32K243
fairchild aa30
pr77a
Rosenberger
HW-USBN-2A Schematic
HW-USB
PT60
PR76A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.3, August 2006 LatticeSC Family Data Sheet Introduction August 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
110mW
|
PDF
|
pb127d
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.2, December 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
pb127d
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 01.9, January 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.0, March 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
PDF
|
PB110C
Abstract: PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.3, January 2010 LatticeSC/M Family Data Sheet Introduction January 2010 Data Sheet DS1004 Features – 1 to 7.8 Mbits memory – True Dual Port/Pseudo Dual Port/Single Port – Dedicated FIFO logic for all block RAM
|
Original
|
DS1004
DS1004
500MHz
700MHz
600Mbps
125Gbps)
1A-10
1152-ball
1704-ball
PB110C
PB124A
pt36C
SCM15
BA5 904 AF P
PL80B
PR55D
pr94a diode
transistor pt36c
transistor pt42c
|
PDF
|
|
PB97A
Abstract: PR45C pr77a
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.4, December 2011 LatticeSC/M Family Data Sheet Introduction January 2010 Data Sheet DS1004 Features High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
1A-10
1152-ball
1704-ball
PB97A
PR45C
pr77a
|
PDF
|
PB80D
Abstract: PR87A PR98A PR96A PB110C pr94a diode pt36C pr77a transistor pt36c transistor pt42c
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.3, January 2010 LatticeSC/M Family Data Sheet Introduction January 2010 Data Sheet DS1004 Features – 1 to 7.8 Mbits memory – True Dual Port/Pseudo Dual Port/Single Port – Dedicated FIFO logic for all block RAM
|
Original
|
DS1004
DS1004
500MHz
700MHz
600Mbps
125Gbps)
1A-10
1152-ball
1704-ball
PB80D
PR87A
PR98A
PR96A
PB110C
pr94a diode
pt36C
pr77a
transistor pt36c
transistor pt42c
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
LFSC25
FF1020
LFSC80
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
LFSC25
FF1020
LFSC80
|
PDF
|
ic 74139
Abstract: ic 74139 decoder pin diagram decoder IC 74139 74139 ic features of ic 74139 74139 decoder chip pinout 74HCxx of ic 74139 ic 74139 decoder 74139 pin diagram
Text: 33 H a r r is HPL -Q2C139 o> CO O <M CO Programmable Chip Select Decoder PCSD • Memory or I/O Chip Select Decoding, Replaces 2-3 ICs T O P VIEW • Similar to Industry Standard 74139 A C 1 16 3 • Microprocessor Bus Oriented Interface lb n 2 15 3 ŸÔ
|
OCR Scan
|
-Q2C139
16-Pin
-40OC
-550C
HPL-82C139
ic 74139
ic 74139 decoder pin diagram
decoder IC 74139
74139 ic
features of ic 74139
74139 decoder chip pinout
74HCxx
of ic 74139
ic 74139 decoder
74139 pin diagram
|
PDF
|
ic 74138 pin diagram
Abstract: IC 74138 74138 ic diagram ic 74139 decoder pin diagram ic 74139 74138 OCTAL decoder decoder IC 74138 of ic 74138 74138 IC decoder IC 74139 pin diagram
Text: h a r r is H PL-Q 2C 339 Programmable Chip Select Decoder PCSD Features • • • • • • • • • • Pinouts Memory or I/O Chip Select Decoding, Replaces 3-7 ICs Superset of the Industry Standard 74138/74139 Microprocessor Bus Oriented Interlace
|
OCR Scan
|
HPL-82C339-5.
PL-82C339-9.
HPL-82C339-8.
1250C
HPL-82C339
ic 74138 pin diagram
IC 74138
74138 ic diagram
ic 74139 decoder pin diagram
ic 74139
74138 OCTAL decoder
decoder IC 74138
of ic 74138
74138 IC decoder
IC 74139 pin diagram
|
PDF
|
IC 74138
Abstract: MC 74138
Text: iE H a r r i s H P L -Q 2 C 1 3 8 Programmable Chip Select Decoder PCSD Features Pinout • M em o ry or I/O C hip Select D ecoding, Replaces 2-3 ICs T O P V IE W • S im ilar to Industry Standard 74138 • A rchitecture O ptim ized for 'Bootstrap D ecoding"
|
OCR Scan
|
|
PDF
|
ic 74138 pin diagram
Abstract: pin diagram of ic 74138 74138 ic diagram
Text: h H P L -Q 2 C 3 3 8 a r r is Programmable Chip Select Decoder PCSD Pinouts Features LCC • Memory or I/O Chip Select Decoding, Replaces 3-6 ICs T O P VIEW • Superset of the Industry Standard 74138 AC • Microprocessor Bus Oriented Interface • Harris Advanced Scaled SAJI IV CMOS Process
|
OCR Scan
|
L-82C
PL-82C338-9.
PL-82C338-8.
ic 74138 pin diagram
pin diagram of ic 74138
74138 ic diagram
|
PDF
|
ic 74138 -3 to 8 decoder
Abstract: MSI IC 74138 decoder ic 74138 pin diagram 74HCxx 74HCXX IC
Text: ¡33 h HPL-Q2C33Q a r r is Programmable Chip Select Decoder PCSD Features Pinouts LC C • M em o ry or I/O C h ip S elect D ecod ing , R eplaces 3-6 ICs TOP VIEW • Superset of the In dustry S tandard 74138 A [ 1 • M icroprocessor Bus O rie n te d In terla c e
|
OCR Scan
|
HPL-Q2C33Q
ic 74138 -3 to 8 decoder
MSI IC 74138 decoder
ic 74138 pin diagram
74HCxx
74HCXX IC
|
PDF
|
ic 74139 decoder pin diagram
Abstract: ic 74139 decoder IC 74139 74139 ic
Text: CSD H a r r i s HPL-82C339 Programmable Chip Select Decoder PCSD Features Pinouts • M em o ry or I/O C h ip S elect D ecoding, R eplaces 3-7 ICs TO P VIEW • Superset of the Industry S tandard 7 41 38/74139 • M icroprocessor Bus O riented Interface
|
OCR Scan
|
HPL-82C339
ic 74139 decoder pin diagram
ic 74139
decoder IC 74139
74139 ic
|
PDF
|