Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    AN4246 Search Results

    AN4246 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    AN4065

    Abstract: AN4246
    Text: AN42468 On-Die Termination for QDR II+/DDRII+ SRAMs Author: Jayasree Nayar Associated Project: No Associated Part Family: Software Version: NA Associated Application Notes: AN4065 - QDR™-II, QDR-II+,


    Original
    AN42468 CY7C21xxKV18 CY7C22xxKV18 CY7C25xxKV18 CY7C26xxKV18 AN4065 AN42468 65-nm AN4246 PDF

    Untitled

    Abstract: No abstract text available
    Text: Freescale Semiconductor Application Note Document Number: AN4246 Rev. 3, 04/2013 Calibrating an eCompass in the Presence of Hard and Soft-Iron Interference by: Talat Ozyagcilar Applications Engineer 1 Introduction Contents 11 This application note provides the theory for the in-situ


    Original
    AN4246 AN4248 AN4247 PDF

    CY7C2663KV18

    Abstract: CY7C2665KV18 3M Touch Systems CY7C2663KV18-450BZXC
    Text: CY7C2663KV18, CY7C2665KV18 144-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    CY7C2663KV18, CY7C2665KV18 144-Mbit 550-MHz CY7C2663KV18: CY7C2665KV18: CY7C2663KV18 CY7C2665KV18 3M Touch Systems CY7C2663KV18-450BZXC PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C2642KV18/CY7C2644KV18 144-Mbit QDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) with ODT Features • Separate independent read and write data ports


    Original
    CY7C2642KV18/CY7C2644KV18 144-Mbit 333-MHz PDF

    AN4247

    Abstract: ZD14 AN4246 power supply 19.5v AN4249 qfn 32 stencil
    Text: Document Number: MAG3110 Rev 2.0, 02/2011 Freescale Semiconductor Advance Information 3-Axis, Digital Magnetometer MAG3110 Freescale’s MAG3110 is a small, low-power, digital 3-axis magnetometer. The device can be used in conjunction with a 3-axis accelerometer to produce


    Original
    MAG3110 AN4247 ZD14 AN4246 power supply 19.5v AN4249 qfn 32 stencil PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C2644KV18 144-Mbit QDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    CY7C2644KV18 144-Mbit 333-MHz PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C2670KV18 144-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 144-Mbit density (14 M x 36) With Read Cycle Latency of 2.5 cycles:


    Original
    CY7C2670KV18 144-Mbit 550-MHz PDF

    3M Touch Systems

    Abstract: No abstract text available
    Text: CY7C2670KV18 144-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 144-Mbit density (14 M x 36) With Read Cycle Latency of 2.5 cycles:


    Original
    CY7C2670KV18 144-Mbit 550-MHz 3M Touch Systems PDF

    AN4247

    Abstract: AN4249 "Accuracy of Angle Estimation in eCompass and 3D Pointer Applications 0b00011010
    Text: Document Number: MAG3110 Rev 7, 10/2011 Freescale Semiconductor Data Sheet: Advance Information An Energy Efficient Solution by Freescale Three-Axis, Digital Magnetometer Freescale’s MAG3110 is a small, low-power, digital 3-axis magnetometer. MAG3110 The device can be used in conjunction with a 3-axis accelerometer to produce


    Original
    MAG3110 AN4247 AN4249 "Accuracy of Angle Estimation in eCompass and 3D Pointer Applications 0b00011010 PDF

    3M Touch Systems

    Abstract: No abstract text available
    Text: CY7C2670KV18 144-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 144-Mbit density (14 M x 36) With Read Cycle Latency of 2.5 cycles:


    Original
    CY7C2670KV18 144-Mbit 550-MHz 3M Touch Systems PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C2663KV18/CY7C2665KV18 144-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    CY7C2663KV18/CY7C2665KV18 144-Mbit 550-MHz PDF

    ZD10

    Abstract: AN4249 "Accuracy of Angle Estimation in eCompass and 3D Pointer Applications ZD14 mag3110 YD-12 AN1902 DFN-10 AN4246 AN4247 accelerometer geomagnetic
    Text: Document Number: MAG3110 Rev 6, 10/2011 Freescale Semiconductor Data Sheet: Advance Information An Energy Efficient Solution by Freescale Three-Axis, Digital Magnetometer Freescale’s MAG3110 is a small, low-power, digital 3-axis magnetometer. MAG3110 The device can be used in conjunction with a 3-axis accelerometer to produce


    Original
    MAG3110 MAG3110 ZD10 AN4249 "Accuracy of Angle Estimation in eCompass and 3D Pointer Applications ZD14 YD-12 AN1902 DFN-10 AN4246 AN4247 accelerometer geomagnetic PDF

    MAXQ3180

    Abstract: AN4246 APP4246 switch SPI MAXQ2000 0XC1 0b001
    Text: Maxim > App Notes > Microcontrollers Keywords: SPI, electricity meter, microcontroller, communication Jun 17, 2008 APPLICATION NOTE 4246 How to Use Serial Peripheral Interface SPI on the MAXQ3180 Microcontroller By: Ben Smith Abstract: The MAXQ3180 microcontroller is a polyphase analog front-end for an electricity meter. It


    Original
    MAXQ3180 MAXQ3180 com/an4246 MAXQ2000: MAXQ3180: AN4246, APP4246, Appnote4246, AN4246 APP4246 switch SPI MAXQ2000 0XC1 0b001 PDF

    D2618

    Abstract: 3M Touch Systems
    Text: CY7C2644KV18 144-Mbit QDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    CY7C2644KV18 144-Mbit 333-MHz CY7C2644KV18 D2618 3M Touch Systems PDF

    3M Touch Systems

    Abstract: CY7C2663KV18-450BZXC
    Text: CY7C2663KV18, CY7C2665KV18 144-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    CY7C2663KV18, CY7C2665KV18 144-Mbit 550-MHz CY7C2663KV18: CY7C2665KV18: 3M Touch Systems CY7C2663KV18-450BZXC PDF

    hyperlynx

    Abstract: AN4065 AN4065 001-15486 Rev. B Design Guide IN3663 AN4246
    Text: QDR -II, QDR-II+, DDR-II, and DDR-II+ Design Guide AN4065 Author: Vipul Badoni Associated Project: No Associated Application Notes: None Introduction Cypress Quad Data Rate QDR-IIQDR-II+, DDR-II, and DDR-II+ SRAMs address the high-bandwidth requirements


    Original
    AN4065 167MHz 550MHz hyperlynx AN4065 AN4065 001-15486 Rev. B Design Guide IN3663 AN4246 PDF

    3M Touch Systems

    Abstract: No abstract text available
    Text: CY7C2670KV18 144-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 144-Mbit density (14 M x 36) With Read Cycle Latency of 2.5 cycles:


    Original
    CY7C2670KV18 144-Mbit 550-MHz 3M Touch Systems PDF

    3M Touch Systems

    Abstract: No abstract text available
    Text: CY7C2644KV18 144-Mbit QDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    CY7C2644KV18 144-Mbit 333-MHz CY7C2644KV18 3M Touch Systems PDF

    3M Touch Systems

    Abstract: CY7C2663KV18-450BZXC
    Text: CY7C2663KV18, CY7C2665KV18 144-Mbit QDR II+ SRAM Four-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    CY7C2663KV18, CY7C2665KV18 144-Mbit 550-MHz CY7C2663KV18: CY7C2665KV18: 3M Touch Systems CY7C2663KV18-450BZXC PDF

    3M Touch Systems

    Abstract: No abstract text available
    Text: CY7C2666KV18, CY7C2677KV18 CY7C2668KV18, CY7C2670KV18 144-Mbit DDR II+ SRAM 2-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit DDR II+ SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 144-Mbit density (16 M x 8, 16 M × 9, 8 M × 18, 4 M × 36)


    Original
    CY7C2666KV18, CY7C2677KV18 CY7C2668KV18, CY7C2670KV18 144-Mbit CY7C2666KV18 CY7C2677KV18 CY7C2668KV18 3M Touch Systems PDF

    3M Touch Systems

    Abstract: CY7C2663KV18-450BZXC
    Text: CY7C2661KV18, CY7C2676KV18 CY7C2663KV18, CY7C2665KV18 144-Mbit QDR II+ SRAM 4-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit QDR ® II+ SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations Separate independent read and write data ports


    Original
    144-Mbit CY7C2661KV18, CY7C2676KV18 CY7C2663KV18, CY7C2665KV18 550-MHz CY7C2661KV18: CY7C2676KV18: CY7C2663KV18: 3M Touch Systems CY7C2663KV18-450BZXC PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C2670KV18 144-Mbit DDR II+ SRAM Two-Word Burst Architecture 2.5 Cycle Read Latency with ODT 144-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT Features Configurations • 144-Mbit density (4 M x 36) With Read Cycle Latency of 2.5 cycles:


    Original
    CY7C2670KV18 144-Mbit 550-MHz PDF

    AN4247

    Abstract: I2C Magnetic Sensors MAG3110
    Text: Document Number: MAG3110 Rev 3.0, 04/2011 Freescale Semiconductor Advance Information 3-Axis, Digital Magnetometer MAG3110 Freescale’s MAG3110 is a small, low-power, digital 3-axis magnetometer. The device can be used in conjunction with a 3-axis accelerometer to produce


    Original
    MAG3110 AN4247 I2C Magnetic Sensors PDF

    Untitled

    Abstract: No abstract text available
    Text: CY7C25442KV18 72-Mbit QDR II+ SRAM Two-Word Burst Architecture 2.0 Cycle Read Latency with ODT 72-Mbit QDR® II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) with ODT Features • Separate independent read and write data ports ❐ Supports concurrent transactions


    Original
    CY7C25442KV18 72-Mbit 333-MHz PDF