Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    74SSTUB32865 Search Results

    SF Impression Pixel

    74SSTUB32865 Price and Stock

    Texas Instruments 74SSTUB32865ZJBR

    IC REGISTERED BUFFER 160-TFBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey 74SSTUB32865ZJBR Reel 1,000
    • 1 -
    • 10 -
    • 100 -
    • 1000 $9.3628
    • 10000 $9.3628
    Buy Now
    Rochester Electronics 74SSTUB32865ZJBR 3,250 1
    • 1 $8.65
    • 10 $8.65
    • 100 $8.13
    • 1000 $7.35
    • 10000 $7.35
    Buy Now

    Rochester Electronics LLC 74SSTUB32865ZJBR

    D FLIP-FLOP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey 74SSTUB32865ZJBR Bulk 36
    • 1 -
    • 10 -
    • 100 $8.56
    • 1000 $8.56
    • 10000 $8.56
    Buy Now

    Texas Instruments 74SSTUB32865AZJBR

    IC REGSTR BUFF 28-56BIT 160NFBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey 74SSTUB32865AZJBR Reel
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now
    Rochester Electronics 74SSTUB32865AZJBR 169 1
    • 1 $10.8
    • 10 $10.8
    • 100 $10.15
    • 1000 $9.18
    • 10000 $9.18
    Buy Now

    74SSTUB32865 Datasheets (2)

    Part ECAD Model Manufacturer Description Curated Type PDF
    74SSTUB32865AZJBR Texas Instruments 28-Bit to 56-Bit Registered Buffer with Address-Parity Test 160-NFBGA -40 to 85 Original PDF
    74SSTUB32865ZJBR Texas Instruments 28-Bit to 56-Bit Registered Buffer with Address-Parity Test 160-NFBGA -40 to 85 Original PDF

    74SSTUB32865 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    74SSTUB32865

    Abstract: 74SSTUB32865ZJBR Q19A
    Text: 74SSTUB32865 www.ti.com SLAS537 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865 SLAS537 28-BIT 56-BIT 74SSTUB32865 74SSTUB32865ZJBR Q19A

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865A www.ti.com SLAS562 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865A SLAS562 28-BIT 56-BIT

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865 w w w .t i.c om SLAS537 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865 SLAS537 28-BIT 56-BIT

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865 www.ti.com SLAS537 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865 SLAS537 28-BIT 56-BIT

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865A www.ti.com SLAS562 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865A SLAS562 28-BIT 56-BIT

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865A www.ti.com SLAS562 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865A SLAS562 28-BIT 56-BIT

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865 www.ti.com SLAS537 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865 SLAS537 28-BIT 56-BIT

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865 www.ti.com SLAS537 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865 SLAS537 28-BIT 56-BIT

    74SSTUB32865A

    Abstract: 74SSTUB32865AZJBR Q19A
    Text: 74SSTUB32865A www.ti.com SLAS562 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865A SLAS562 28-BIT 56-BIT 74SSTUB32865A 74SSTUB32865AZJBR Q19A

    Untitled

    Abstract: No abstract text available
    Text: 74SSTUB32865A w w w .t i.c om SLAS562 – NOVEMBER 2007 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 RDIMM PCB Layout • 1-to-2 Outputs Supports Stacked DDR2


    Original
    PDF 74SSTUB32865A SLAS562 28-BIT 56-BIT

    schematic diagram atx Power supply 500w

    Abstract: pioneer PAL 012A 1000w inverter PURE SINE WAVE schematic diagram 600va numeric ups circuit diagrams winbond bios 25064 TLE 9180 infineon smsc MEC 1300 nu TBE schematic diagram inverter 2000w DK55 circuit diagram of luminous 600va UPS
    Text: QUICK INDEX NEW IN THIS ISSUE! Detailed Index - See Pages 3-24 Digital Signal Processors, iCoupler , iMEMS® and iSensor . . . . . 805, 2707, 2768-2769 Connectors, Cable Assemblies, IC Sockets . . . . . . . . . . . 28-568 RF Connectors . . . . . . . . . . . . . . . . . . . . . . Pages 454-455


    Original
    PDF P462-ND P463-ND LNG295LFCP2U LNG395MFTP5U US2011) schematic diagram atx Power supply 500w pioneer PAL 012A 1000w inverter PURE SINE WAVE schematic diagram 600va numeric ups circuit diagrams winbond bios 25064 TLE 9180 infineon smsc MEC 1300 nu TBE schematic diagram inverter 2000w DK55 circuit diagram of luminous 600va UPS

    INSSTE32882

    Abstract: maxim dallas 2501 P16CV SY100EL16 SN65MLVD201 SN65EPT22 INCU877 INCUA877 ttl crystal oscillator using 7404 P16CV857B
    Text: Clocks and Timing Guide www.ti.com/clocks 2Q 2009 2 Clocks and Timing Guide ➔ Clocks and Timing Selection Tree Clocks by Function Clock Distribution Non- PLL Fanout Buffers PLL Buffers RF Synthesizers Clock Generation General Purpose Generator/Synthesizer


    Original
    PDF

    INSSTE32882

    Abstract: maxim dallas 2501 insstua32866 INSSTU32864 INSSTU32866 ttl crystal oscillator using CIRCUIT DIAGRAM INCUA877 ps 2501 dallas GSM home automation block diagram INCU877
    Text: Clocks and Timing Guide www.ti.com/clocks 2Q 2009 2 Clocks and Timing Guide ➔ Clocks and Timing Selection Tree Clocks by Function Clock Distribution Non- PLL Fanout Buffers PLL Buffers RF Synthesizers Clock Generation General Purpose Generator/Synthesizer


    Original
    PDF

    SB865A

    Abstract: SB866A ddr2 PLL JESD82 SSTUx32864 SSTU32868 JEDEC DDR2-400 2rx8 SB866 SN74SSTUB32866
    Text: Application Report SCAA101 – March 2009 DDR2 Memory Interface Clocks and Registers – Overview Christian Schmoeller . CDC - Clock Distribution Circuits ABSTRACT This application report gives an overview of the existing JEDEC DDR2 Register and


    Original
    PDF SCAA101 SB865A SB866A ddr2 PLL JESD82 SSTUx32864 SSTU32868 JEDEC DDR2-400 2rx8 SB866 SN74SSTUB32866