Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    136BALL Search Results

    136BALL Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    timing controller SHART

    Abstract: T21N K4U52324Q SAMSUNG GDDR4 K4U52324QE-BC09 GDDR4
    Text: 512M GDDR4 SGRAM K4U52324QE 512Mbit GDDR4 SGRAM 2M x 32Bit x 8 Banks Graphic Double Data Rate 4 Synchronous DRAM with Uni-directional Data Strobe and DLL 136Ball FBGA Revision 1.0 June 2006 INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS,


    Original
    PDF K4U52324QE 512Mbit 32Bit 136Ball timing controller SHART T21N K4U52324Q SAMSUNG GDDR4 K4U52324QE-BC09 GDDR4

    SAMSUNG GDDR4

    Abstract: K4U52324QE GDDR4 twido K4U52324QE-BC09 HYNIX charge pump T21N 136ball K4U52324QE-BC07 k4u52324qe-bc08
    Text: 512M GDDR4 SGRAM K4U52324QE 512Mbit GDDR4 SGRAM 2M x 32Bit x 8 Banks Graphic Double Data Rate 4 Synchronous DRAM with Uni-directional Data Strobe and DLL 136Ball FBGA Revision 1.2 May 2007 INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS,


    Original
    PDF K4U52324QE 512Mbit 32Bit 136Ball SAMSUNG GDDR4 K4U52324QE GDDR4 twido K4U52324QE-BC09 HYNIX charge pump T21N K4U52324QE-BC07 k4u52324qe-bc08

    BC136

    Abstract: ADSP-21160 ADSP-21161 ADSP-21362 ADSP-21363 ADSP-21364 ADSP-21365 ADSP-21366 key board mtm 8 pins key board mtm
    Text: SHARC Processors SUMMARY DEDICATED AUDIO COMPONENTS High performance 32-bit/40-bit floating point processor optimized for high performance audio processing Single-instruction, multiple-data SIMD computational


    Original
    PDF SP-21363/ADSP-21364/ADSP-21365/ADSP-21366 32-bit/40-bit 64-bit D06359-0-3/11 BC136 ADSP-21160 ADSP-21161 ADSP-21362 ADSP-21363 ADSP-21364 ADSP-21365 ADSP-21366 key board mtm 8 pins key board mtm

    Untitled

    Abstract: No abstract text available
    Text: Nanya Technology Corp. DDR3 L 4Gb SDRAM NT5CB(C)512M8CN / NT5CB(C)256M16CP NT5CB(C)512M8CN / NT5CB(C)256M16CP Commercial, Industrial and Automotive DDR3(L) 4Gb SDRAM Features  Signal Integrity  JEDEC DDR3 Compliant - Configurable DS for system compatibility


    Original
    PDF 512M8CN 256M16CP DDR3L-1866

    W641GG2KB

    Abstract: gddr3 schematic WBGA-136 W641GG2
    Text: W641GG2KB 1-Gbit GDDR3 Graphics SDRAM Table of Contents 1. GENERAL DESCRIPTION . 6 2. FEATURES . 7


    Original
    PDF W641GG2KB A01-001 W641GG2KB gddr3 schematic WBGA-136 W641GG2

    ADSP-21160

    Abstract: ADSP-21161 ADSP-21364 CP-1201 ADSP-21364SBSQZENG tbdm
    Text: a SHARC Processor ADSP-21364 Preliminary Technical Data SUMMARY On-chip memory—3M bit of on-chip SRAM and a dedicated 4M bit of on-chip mask-programmable ROM Code compatible with all other members of the SHARC family The ADSP-21364 is available with a 333 MHz core instruction


    Original
    PDF ADSP-21364 ADSP-21364 32-bit/40-bit JESD51-9. JESD51-5. PR04624-0-10/04 ADSP-21160 ADSP-21161 CP-1201 ADSP-21364SBSQZENG tbdm

    ADSP-21362KBC

    Abstract: L05 SMD 4604 inverter A08 smd transistor bottle counter IEEE format transistor SMD n03 ADSP-21160 ADSP-21161 ADSP-21362 CP-1201
    Text: a SHARC Processor ADSP-21362 SUMMARY High performance 32-bit/40-bit floating-point processor optimized for high performance automotive audio processing Single-instruction, multiple-data SIMD computational architecture On-chip memory—3M bit of on-chip SRAM


    Original
    PDF ADSP-21362 32-bit/40-bit ADSP-21362 136-ball 144-lead ADSP-21362KBC L05 SMD 4604 inverter A08 smd transistor bottle counter IEEE format transistor SMD n03 ADSP-21160 ADSP-21161 CP-1201

    sd4b

    Abstract: key board mtm 8 pins
    Text: SHARC Processors SUMMARY DEDICATED AUDIO COMPONENTS High performance 32-bit/40-bit floating point processor optimized for high performance audio processing Single-instruction, multiple-data SIMD computational


    Original
    PDF SP-21363/ADSP-21364/ADSP-21365/ADSP-21366 32-bit/40-bit ADSP-2136x D06359-0-7/12 sd4b key board mtm 8 pins

    ADSP-21266

    Abstract: ADSP-21160 ADSP-21161 ADSP21266
    Text: SHARC Embedded Processor ADSP-21266 SUMMARY High performance 32-bit/40-bit floating-point processor optimized for high performance audio processing Code compatibility—at assembly level, uses the same instruction set as other SHARC DSPs The ADSP-21266 processes high performance audio while


    Original
    PDF ADSP-21266 32-bit/40-bit ADSP-21266 D03758-0-5/05 ADSP-21160 ADSP-21161 ADSP21266

    ADSP-21160

    Abstract: ADSP-21161 ADSP21261 ADSP-21261
    Text: SHARC Embedded Processor ADSP-21261 a SUMMARY KEY FEATURES High performance 32-bit/40-bit floating-point processor Code compatibility—at assembly level, uses the same instruction set as other SHARC DSPs Single-instruction multiple-data SIMD computational architecture—two 32-bit IEEE floating-point/32-bit fixed-point/


    Original
    PDF ADSP-21261 32-bit/40-bit 32-bit floating-point/32-bit 40-bit ADSP-21261SKSTZ1502 ADSP-21261SKBCZ1502 D04932-0-3/06 136-Ball BC-136-3 ADSP-21160 ADSP-21161 ADSP21261 ADSP-21261

    Untitled

    Abstract: No abstract text available
    Text: a SHARC Processor ADSP-21362 Preliminary Technical Data SUMMARY High performance 32-bit/40-bit floating-point processor optimized for high performance automotive audio processing Single-Instruction Multiple-Data SIMD computational architecture On-chip memory—3M bit of on-chip SRAM


    Original
    PDF 32-bit/40-bit ADSP-21362 ADSP-21362 JESD51-9. JESD51-5. PR05594-0-5/05

    Untitled

    Abstract: No abstract text available
    Text: a SHARC Processor ADSP-21365/ADSP-21366 Preliminary Technical Data SUMMARY Single-Instruction Multiple-Data SIMD computational architecture On-chip memory—3M bit of on-chip SRAM and a dedicated 4M bit of on-chip mask-programmable ROM Code compatible with all other members of the SHARC family


    Original
    PDF 32-bit/40-bit 32-bit ADSP-21365/ADSP-215 JESD51-5. ADSP-21365/ADSP-21366 PR04625-0-5/05

    AD150

    Abstract: No abstract text available
    Text: a SHARC Processor ADSP-21364 Preliminary Technical Data SUMMARY On-chip memory—3M bit of on-chip SRAM and a dedicated 4M bit of on-chip mask-programmable ROM Code compatible with all other members of the SHARC family The ADSP-21364 is available with a 333 MHz core instruction


    Original
    PDF 32-bit/40-bit ADSP-21364 32-bit floating-point/32-bit fixed-point/40-bit ADSP-21364 JESD51-9. JESD51-5. AD150

    Untitled

    Abstract: No abstract text available
    Text: 256M GDDR3 SDRAM K4J55323QG 256Mbit GDDR3 SDRAM Revision 1.2 March 2006 Notice INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE. NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE,


    Original
    PDF K4J55323QG 256Mbit

    Dolby prologic IIx

    Abstract: AD1833A ADSP-21266 ADSP-21267 ADSP-21364 ADSP-21365 ADSP-21366 dsp thx network dolby digital prologic II 7.1 decoder dtcp
    Text: Third Generation SHARC Processors for Consumer and Automotive Audio Key Features Complete Silicon and Software Solutions for Home Theater, Automotive, Consumer, and Professional Audio • Performance to 333 MHz/2 GFLOPS supports increasingly complex multichannel audio formats


    Original
    PDF F-92182 PH04616-2-9/04 Dolby prologic IIx AD1833A ADSP-21266 ADSP-21267 ADSP-21364 ADSP-21365 ADSP-21366 dsp thx network dolby digital prologic II 7.1 decoder dtcp

    sharc ADSP-21xxx general block diagram

    Abstract: block diagram of ADSP21xxx SHARC processor sharc 21xxx architecture block diagram 4x4 barrel shifter sharc ADSP-21xxx architecture diagram sharc ADSP21xxx architecture ADSP-21160 ADSP-21161 ADSP-21266 JC JB jt
    Text: PRELIMINARY TECHNICAL DATA S a High Performance SHARC Audio Processor ADSP-21266 Preliminary Technical Data SUMMARY High performance 32-bit/40-bit floating point processor optimized for audio processing The ADSP-21266 processes high performance audio while enabling low system costs


    Original
    PDF ADSP-21266 32-bit/40-bit ADSP-21266 96kHz, 32-bit floating-point/32-bit 40-bit sharc ADSP-21xxx general block diagram block diagram of ADSP21xxx SHARC processor sharc 21xxx architecture block diagram 4x4 barrel shifter sharc ADSP-21xxx architecture diagram sharc ADSP21xxx architecture ADSP-21160 ADSP-21161 JC JB jt

    block diagram of ADSP21xxx SHARC processor

    Abstract: sharc ADSP-21xxx general block diagram sharc ADSP-21xxx architecture diagram ADSP-21160 ADSP-21161 ADSP-21262 sharc ADSP-21xxx architecture INSTRUCTION SET JC JB jt
    Text: PRELIMINARY TECHNICAL DATA S a High Performance Floating-Point Processor ADSP-21262 Preliminary Technical Data SUMMARY High performance 32-bit floating-point processor optimized for high precision signal processing applications Single-Instruction Multiple-Data SIMD computational


    Original
    PDF ADSP-21262 32-bit floating-point/32-bit point/40-bit block diagram of ADSP21xxx SHARC processor sharc ADSP-21xxx general block diagram sharc ADSP-21xxx architecture diagram ADSP-21160 ADSP-21161 ADSP-21262 sharc ADSP-21xxx architecture INSTRUCTION SET JC JB jt

    AD6555

    Abstract: GSM based home appliance control circuit diagram mp3 player circuit diagram by using msp430 microprocessor coffee vending machine ADSP-BF525 ADSP-21160 ADSP-21161N ADSP-21262 ADSP-21266 ADSP-TS203S
    Text: Embedded Processors and DSP Selection Guide 2007 Edition www.analog.com/processors Obtaining Information HOW TO OBTAIN INFORMATION FROM ANALOG DEVICES Europe and Israel Analog Devices publishes data sheets and a host of other technical literature supporting our products and technologies. Follow the


    Original
    PDF G02458-0-9/07 AD6555 GSM based home appliance control circuit diagram mp3 player circuit diagram by using msp430 microprocessor coffee vending machine ADSP-BF525 ADSP-21160 ADSP-21161N ADSP-21262 ADSP-21266 ADSP-TS203S

    spi flash parallel port

    Abstract: ADSP-21160 ADSP-21161 ADSP-21262 ADSP-21266 A2388
    Text: SHARC Embedded Processor ADSP-21262 a SUMMARY KEY FEATURES High performance 32-bit/40-bit floating-point processor Code compatibility—at assembly level, uses the same instruction set as other SHARC DSPs Single-instruction multiple-data SIMD computational architecture—two 32-bit IEEE floating-point/32-bit fixed-point/


    Original
    PDF ADSP-21262 32-bit/40-bit 32-bit floating-point/32-bit 40-bit 136-Lead 144-Lead spi flash parallel port ADSP-21160 ADSP-21161 ADSP-21262 ADSP-21266 A2388

    Untitled

    Abstract: No abstract text available
    Text: 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 EM47EM3288SBA Revision History Revision 0.1 May. 2012 -First release. Revision 0.2 (Feb. 2013) -Update ZQ pins description. May. 2012 1/38 www.eorex.com 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 EM47EM3288SBA 8Gb (32Mx8Bank×32) Double DATA RATE 3 Stack SDRAM


    Original
    PDF EM47EM3288SBA 136Ball-FBGA

    key board mtm 8 pins

    Abstract: BC136 144-Lead LQFP_EP sharc iir filter ADSP-21160 ADSP-21161 ADSP-21362 ADSP-21363 max33 ADSP-21365
    Text: SHARC Processors SUMMARY DEDICATED AUDIO COMPONENTS High performance 32-bit/40-bit floating point processor optimized for high performance audio processing Single-instruction, multiple-data SIMD computational


    Original
    PDF SP-21363/ADSP-21364/ADSP-21365/ADSP-21366 32-bit/40-bit 64-bit mulW-144-1 D06359-0-10/09 key board mtm 8 pins BC136 144-Lead LQFP_EP sharc iir filter ADSP-21160 ADSP-21161 ADSP-21362 ADSP-21363 max33 ADSP-21365

    NT5CC128M16FP

    Abstract: No abstract text available
    Text: 2Gb DDR3 L SDRAM F-Die NT5CB256M8FN / NT5CB128M16FP NT5CC256M8FN / NT5CC128M16FP Options Features  Differential clock input (CK, ) Speeds  Differential bidirectional data strobe  DDR3 - 2133 1,2  TDQS and /TDQS pair for X8  DDR3 - 1866


    Original
    PDF NT5CB256M8FN NT5CB128M16FP NT5CC256M8FN NT5CC128M16FP P93-124 P148-158 NT5CC128M16FP

    NT5TU128M8

    Abstract: NT5TU128M8HE-AC
    Text: 1Gb DDR2 SDRAM H-Die DDR2 1Gb SDRAM Preliminary NT5TU128M8HE / NT5TU64M16HG Specifications and functions are not finalized!! Commercial, Industrial and Automotive DDR2 1Gb SDRAM Features  JEDEC DDR2 Compliant  Data Integrity - Auto Refresh and Self Refresh Modes


    Original
    PDF NT5TU128M8HE NT5TU64M16HG JESD208 JESD79-F) NT5TU128M8 NT5TU128M8HE-AC

    hy5rs123235b

    Abstract: HY5RS123235BFP HY5RS123235
    Text: HY5RS123235BFP 512Mbit 16Mx32 GDDR3 SDRAM HY5RS123235BFP This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. No patent licenses are implied.


    Original
    PDF HY5RS123235BFP 512Mbit 16Mx32) HY5RS123235BFP hy5rs123235b HY5RS123235