Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    0013SBL Search Results

    0013SBL Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    M74LS174P

    Abstract: 20-PIN 251C
    Text: MITSUBISHI LSTTLs M 74LS174P LOPS W IT H RESET HEX D -l DESCRIPTION The M 7 4L S 17 4P PIN CONFIGURATION TOP VIEW is a semiconductor integrated circuit containing 6 D -type edge-triggered flip -flo p circuits w ith common clock input T and direct reset input R D as well


    OCR Scan
    PDF M74LS174P M74LS174P 16-PIN 20-PIN 251C

    M74LS240P

    Abstract: la 7610 d 667c
    Text: M ITSUBISHI L S T T L s M 74LS240P OCTAL BUFFER/LINE DRIVERS WITH 3-STATE OUTPUTS INVERTED DESCRIPTION The M 74LS240P PIN CONFIGURATION (TOP VIEW) is a s e m ic o n d u c to r integrated c irc u it a n d c o m m o n o u tp u t c o n tro l in p u t f o r all 4 d iscrete c irc u its .


    OCR Scan
    PDF M74LS240P M74LS240P 400mV -15mA) 16-PIN 20-PIN la 7610 d 667c

    m74LS164p

    Abstract: CRB 400P IC dsi 20-PIN RD 15 mitsubishi
    Text: MITSUBISHI LSTTLs M74LS164P 8 -B IT SER IA L-IN PARALLEL-OUT S H IFT REGISTER DESCRIPTION The M 74LS 164P is a semiconductor integrated circuit PIN CONFIGURATION TOP VIEW containing an 8 -b it serial input-serial/parallel ou tp ut shift register fu nction w ith direct reset input.


    OCR Scan
    PDF M74LS164P M74LS164P 16-PIN 20-PIN CRB 400P IC dsi RD 15 mitsubishi

    semiconductor w5c

    Abstract: 20-PIN 251C M74LS395AP
    Text: MITSUBISHI LSTTLs M74LS395AP 4 -B IT CASCADABLE S H IFT REG ISTER W IT H 3-S TA TE O UTPUT DESCRIPTION T h e M 7 4 L S 3 9 5 A P is a s em ico n d u c to r in teg ra te d c irc u it PIN CONFIGURATION TOP VIEW co n ta in in g a 3-state o u tp u t 4 -b it s e rial/p a ralle l in p u t-s e ria l/


    OCR Scan
    PDF 74LS395AP M74LS395AP 16-PIN 20-PIN semiconductor w5c 251C

    M74LS156P

    Abstract: 20-PIN M74LS155P
    Text: MITSUBISHI LSTTLs M74LS156P DUAL 2 -B IT BINARY TO 4-LINE DECODER/DEMULTIPLEXER W ITH OPEN COLLECTOR OUTPUT DESCRIPTION PIN CONFIGURATION TOP VIEW The M 74L S 15 6P is containing tw o a semiconductor integrated circuit 2-bit binary to 4-line decoders/dem ulti­


    OCR Scan
    PDF M74LS156P M74LS156P 16-PIN 20-PIN M74LS155P

    M74LS136P

    Abstract: 20-PIN MITSUBISHI ELECTRIC SEMICONDUCTOR
    Text: MITSUBISHI LSTTLs M 74LS136P QUADRUPLE 2 -IN P U T EXC LU SIVE OR GATES W IT H OPEN COLLECTOR O UTPU TS DESCRIPTION The M 74LS 136P containing 4 is a semiconductor integrated circuit dual-input exclusive-OR gates w ith PIN CONFIGURATION TOP VIEW open collector output.


    OCR Scan
    PDF M74LS136P M74LS136P 16-PIN 20-PIN MITSUBISHI ELECTRIC SEMICONDUCTOR

    20-PIN

    Abstract: 50J2 M74LS386P
    Text: MITSUBISHI LSTTLs M74LS386P QUADRUPLE 2-IN P U T EXCLUSIVE OR GATE DESCRIPTION The M 7 4 L S 3 8 6 P is a semiconductor circuit containing four integral circuits configured into dual input exclusive OR gates. FEATURES • Capable o f withstanding high input voltages V , ^ 1 5 V


    OCR Scan
    PDF M74LS386P M74LS386P 16-PIN 20-PIN 50J2

    M74LS640-1P

    Abstract: 20P4 20-PIN
    Text: MITSUBISHI LSTTLs M74LS640-1P OCTAL BUS TRANSCEIVER W ITH 3-STATE OUTPUT INVERTED DESCRIPTION PIN CONFIGURATION (TOP VIEW) The M 74L S 64 0-1P is a semiconductor integrated circuit containing 8 bus transmitters/receivers w ith inverted ou t­ puts. DATA


    OCR Scan
    PDF M74LS640- M74LS640-1P 400mV -15mA) 16-PIN 20-PIN 20P4

    BCD-TO-7-SEGMENT DECODER

    Abstract: m74ls248p M74LS247P M74LS48P m74ls48 M74LS47P
    Text: MITSUBISHI LSTTLs M74LS248P B C D -TO -7 -SEGM ENT D EC O D ER /D R IVER A C TIV E -H IG H O U TP U T DESCRIPTION The M 7 4L S 24 8P is a semiconductor integrated circuit pro­ vided w ith a BCD-to-7-segment decoder/driver function and 2kohm (typ ) pull-up resistor outputs.


    OCR Scan
    PDF M74LS248P M74LS248P 16-PIN 20-PIN BCD-TO-7-SEGMENT DECODER M74LS247P M74LS48P m74ls48 M74LS47P

    M74LS138P

    Abstract: M74LS137P 20-PIN demultiplexer containing latch 1329T
    Text: MITSUBISHI LSTTLs M74LS137P 3-LINE-TO -8-LINE DECODER/DEMULTIPLEXER W ITH ADDRESS LATCH DESCRIPTION The M 7 4L S 13 7P is a semiconductor integrated circuit con­ PIN CONFIGURATION TOP VIEW taining a 3-line-to-8-line decoder/m ultiplexer function w ith address latch.


    OCR Scan
    PDF M74LS137P M74LS137P 16-PIN 20-PIN M74LS138P demultiplexer containing latch 1329T

    20-PIN

    Abstract: M74LS670P
    Text: MITSUBISHI LSTTLs M74LS670P 4 -B Y -4 REGISTER FILE W ITH 3-STATE OUTPUTS DESCRIPTION PIN CONFIGURATION TOP VIEW The M74LS670P is a semiconductor integrated circuit containing a 4 word x 4 bit register file circuit with 3-state outputs. i Di — [7 16] V cc


    OCR Scan
    PDF M74LS670P M74LS670P 16-PIN 20-PIN

    20-PIN

    Abstract: M74LS37P
    Text: MITSUBISHI LSTTLs M 74LS 37P Q U A D RU PLE 2-IN P U T P O S IT IV E NAND B U FFER DESCRIPTION The M 74LS 37P is a semiconductor integrated circuit PIN CONFIGURATION TOP VIEW containing four 2-in p u t positive N A N D and negative NOR buffer gates. FEATURES


    OCR Scan
    PDF M74LS37P M74LS37P b2LHfl27 0013Sbl 14-PIN 16-PIN 20-PIN

    M74LS540P

    Abstract: 20-PIN
    Text: MITSUBISHI LSTTLs M74LS540P OCTAL BUFFER/LINE DRIVER W ITH 3-STATE OUTPUT INVERTED DESCRIPTION The M 74L S 54 0P PIN CONFIGURATION (TOP VIEW) is a semiconductor integrated circuit _ O UTPUT containing 1 block o f buffer w ith 3-state inverted output


    OCR Scan
    PDF M74LS540P M74LS540P 400mV -15mA) 16-PIN 20-PIN

    M74LS684P

    Abstract: 8BIT MAGNITUDE COMPARATOR M74LS682P M74LS683P M74LS685P M74LS688P M74LS689P
    Text: MITSUBISHI LSTTLs ^ M 74LS684P S -B IT M A G N ITU DE COMPARATOR DESCRIPTION T h e M 7 4 L S 6 8 4 P is a s em ico n d u c to r in teg rated c irc u it c o n ­ PIN CONFIGURATION TOP VIEW ta in in g tw o 8 -b it w o rd s c o m p a ra to r fu n ctio n s .


    OCR Scan
    PDF M74LS684P M74LS684P 400mV 16-PIN 20-PIN 8BIT MAGNITUDE COMPARATOR M74LS682P M74LS683P M74LS685P M74LS688P M74LS689P

    M74LS377P

    Abstract: 20-PIN
    Text: MITSUBISHI LSTTLs M 7 4 L S 3 7 7 P OCTAL POSITIVE EDGE-TRIGGERED D-TYPE FLIP FLOP W ITH ENABLE DESCRIPTION The M 7 4L S 37 7P PIN CONFIGURATION TOP VIEW is a semiconductor integrated circuit containing 8 D -type positive edge-triggered flip -flo p circuits


    OCR Scan
    PDF M74LS377P M74LS377P 16-PIN 20-PIN

    20-PIN

    Abstract: M74LS298P M74LS298
    Text: MITSUBISHI LS TT Ls M 74LS298P QUADRUPLE 2-INPUT MULTIPLEXERS WITH STORAGE DESCRIPTION The M74LS298P is a sem iconductor integrated circuit PIN CONFIGURATION TOP VIEW which containing fo u r 2-line to 1-line m ultiplexers provided w ith a tem porary storage circu it w ith common selection


    OCR Scan
    PDF M74LS298P M74LS298P 16-PIN 20-PIN M74LS298

    mitsubishi inverter schematic

    Abstract: mitsubishi inverter air conditioning M74LS19P M74ls14p 20-PIN 74LS14P
    Text: MITSUBISHI LSTTLs M74LS19P H EX SCH M ITT TRIGGER INVERTER DESCRIPTION T h e M 7 4 L S 1 9 P is a s em ico n d u c to r in teg rated c irc u it c o n ­ ta in in g 6 s c h m itt trigg er in ve rte r circuits. FEATURES • S u ita b le fo r w a v e fo rm shaping applications


    OCR Scan
    PDF M74LS19P M74LS19P b2LHfl27 0013Sbl mitsubishi inverter schematic mitsubishi inverter air conditioning M74ls14p 20-PIN 74LS14P

    M74LS166AP

    Abstract: 50J2 M74LS166P 20-PIN
    Text: MITSUBISHI LSTTLs M74LS166AP 8 -B IT SH IFT REGISTER DESCRIPTION The M 7 4L S 16 6A P is a semiconductor integrated circuit PIN CONFIGURATION TOP VIEW containing an 8-bit serial/parallel input — serial ou tp u t shift register function. S E R IA L DATA


    OCR Scan
    PDF M74LS166AP M74LS166AP 16-PIN 20-PIN 50J2 M74LS166P

    mitsubishi cab

    Abstract: M74LS241P M74LS243P 20-PIN
    Text: MITSUBISHI LSTTLs M74LS243P QUADRUPLE BUS TRANSCEIVER WITH 3-STATE OUTPUT NONINVERTED DESCRIPTION The M 74L S 24 3P PIN CONFIGURATION (TOP VIEW) is a semiconductor integrated circuit containing 4 bus transmitters/receivers w ith 3-state non­ inverted outputs.


    OCR Scan
    PDF M74LS243P M74LS243P -15mA) 16-PIN 20-PIN mitsubishi cab M74LS241P

    M74LS92P

    Abstract: 20-PIN
    Text: MITSUBISHI LSTTLs M74LS92P DIVIDE-BY-TW ELVE COUNTER DESCRIPTION The M74LS92P is a semiconductor integrated circuit containing an asynchronous divide-by-twelve counter func­ tion w ith direct reset inputs. FEATURES • • • • Direct reset input provided


    OCR Scan
    PDF M74LS92P M74LS92P 80MHz 16-PIN 20-PIN

    m74ls194ap

    Abstract: 20-PIN
    Text: MITSUBISHI LSTTLs M74LS194AP 4 -B IT B ID IR E C TIO N A L U N IV ER SA L S H IF T REG ISTER W IT H RESET DESCRIPTION The M 7 4L S 19 4A P is a semiconductor integrated circuit PIN CONFIGURATION TOP VIEW w ith a 4-b it bidirectional serial/parallel input-serial/parallel


    OCR Scan
    PDF M74LS194AP M74LS194AP 16-PIN 20-PIN

    50J2

    Abstract: LS290 LS90 M74LS490P
    Text: MITSUBISHI LSTTLs M74LS490P DUAL 4 -B IT DECADE COUNTER DESCRIPTION The M74LS490P is a semiconductor integrated circuit containing a dual circuit asynchronous decade counter with direct reset input and direct 9-set input. FEATURES • Two integral circuits the functional equivalent of LS90


    OCR Scan
    PDF M74LS490P M74LS490P LS290) 35MHz 16-PIN 20-PIN 50J2 LS290 LS90

    M74LS126AP

    Abstract: 20-PIN 12kf
    Text: MITSUBISHI LSTTLs M 74LS126AP Q U AD R U PLE BU S BU FFER G A TE WITH 3-STA TE O UTPUT DESCRIPTION PIN CONFIGURATION TOP VIEW The M 74LS126AP is a semiconductor integrated circuit containing 4 buffers w ith 3-state outputs and is provided w ith an o u tp u t control in p u t OC which is independent fo r


    OCR Scan
    PDF M74LS126AP M74LS126AP 16-PIN 20-PIN 12kf

    M74LS11P

    Abstract: 20-PIN M74LS11
    Text: MITSUBISHI LSTTLs M74LS11P TR IP LE 3 -IN P U T P O S ITIV E AND GATE DESCRIPTION The M 74LS11P is a s e m ico n d u c to r in teg rated c irc u it PIN CONFIGURATION TOP VIEW c o n ta in in g th re e tr ip le -in p u t positive A N D and negative O R gates.


    OCR Scan
    PDF M74LS11P M74LS11P 16-PIN 20-PIN M74LS11