The Datasheet Archive
Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers
Search
DSA00206436.pdf
Manufacturer
Zarlink Semiconductor
Partial File Text
AUGUST 1992 2462 - 4.0 CLA70000 SERIES HIGH DENSITY CMOS GATE ARRAYS (Supersedes March 1992 edition - version 3.1) Recent advances in CMOS processing technology and improvements in design arch
Datasheet Type
Original
DSA00206436.pdf preview
Download Datasheet
User Tagged Keywords
0-99 counter by using 4 dual jk flip flop
16-stage Ripple Carry Binary Counters
3 bit carry select adder verilog codes
32 bit barrel shifter vhdl
32-Bit sipo Shift Register
4 bit barrel shifter notes in vlsi
4-bit bcd subtractor
8 bit adder and subtractor
8 bit carry select adder verilog codes
8 bit subtractor
AC132 equivalent
AC180 transistor
ADSU32
advantages of master slave jk flip flop
ALU of 4 bit adder and subtractor
barrel shifter with flip flop
BCD adder and subtractor
bcd subtractor
booth multiplier code in vhdl
CLA60000
cla71
cla74000
clt72000
clt74000
full subtractor circuit nand gates
full subtractor circuit using and gates
full subtractor circuit using decoder
full subtractor circuit using nand gate
gating a signal using NAND gates
gec plessey hybrid gps
gec plessey semiconductor
GP100
GP144
half adder 74
low power and area efficient carry select adder v
master slave jk flip flop
PLESSEY CLA
TDB 1033
tdb 158 dp
ttl 2-bit half adder
verilog code for barrel shifter
verilog codes for full adder
vhdl code for 8 bit barrel shifter
vhdl code for 8-bit BCD adder
vhdl code Wallace tree multiplier
VHDL program 4-bit adder
VHDL program to design 4 bit ripple counter
wallace-tree VERILOG