Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    VHDL SYNCHRONOUS PARALLEL BUS Search Results

    VHDL SYNCHRONOUS PARALLEL BUS Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    CS-USB2AMBMMC-001 Amphenol Cables on Demand Amphenol CS-USB2AMBMMC-001 Amphenol USB 2.0 High Speed Certified [480 Mbps] USB Type A to Micro B Cable - USB 2.0 Type A Male to Micro B Male [Android Sync + 28 AWG Fast Charge Ready] 1m (3.3') Datasheet
    CS-USB3IN1WHT-000 Amphenol Cables on Demand Amphenol CS-USB3IN1WHT-000 3-in-1 USB 2.0 Universal Apple/Android Charge & Sync Cable Adapter - USB Type A Male In - Apple Lightning (8-Pin) / Apple 30-Pin / USB Micro-B (Android) Male Out - White Datasheet
    CS-USB2AMBMMC-002 Amphenol Cables on Demand Amphenol CS-USB2AMBMMC-002 Amphenol USB 2.0 High Speed Certified [480 Mbps] USB Type A to Micro B Cable - USB 2.0 Type A Male to Micro B Male [Android Sync + 28 AWG Fast Charge Ready] 2m (6.6') Datasheet
    CS-USB3.1TYPC-001M Amphenol Cables on Demand Amphenol CS-USB3.1TYPC-001M Amphenol Premium USB 3.1 Gen2 Certified USB Type A-C Cable - USB 3.0 Type A Male to Type C Male [10.0 Gbps SuperSpeed] 1m (3.3ft) Datasheet
    CS-USBAM003.0-001 Amphenol Cables on Demand Amphenol CS-USBAM003.0-001 Amphenol Premium USB 3.0/3.1 Gen1 Certified USB Type A-A Cable - USB 3.0 Type A Male to Type A Male [5.0 Gbps SuperSpeed] 1m (3.3') Datasheet

    VHDL SYNCHRONOUS PARALLEL BUS Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    RXIDE

    Abstract: vhdl code for frame synchronization observer Inicore
    Text: iniCAN-Observer data sheet Features: • CAN Bus Analyser • CAN 2.0B, 1Mbit/s and faster • Structured Model Description (SD) • Technology Independent (ASIC and FPGA) • Synthesisable VHDL Model • Fully Synchronous Design • Parallel Interfaces for Configuration and


    Original
    311-DS-30 RXIDE vhdl code for frame synchronization observer Inicore PDF

    OS81050

    Abstract: OS8105 s/OS81050 medialb OS62420
    Text: MediaLB MediaLB Media Local Bus : The Standardized on-PCB, Inter-Chip Communication Bus for MOST Based Devices Features ̈ ̈ ̈ ̈ ̈ ̈ ̈ ̈ Synchronous and serial on-PCB bus Synchronous to the MOST® network Local de-multiplexed version of MOST network data


    Original
    MOST25/50/150) 256Fs 512Fs 1024Fs 2048Fs DE55114090 OS81050 OS8105 s/OS81050 medialb OS62420 PDF

    binary multiplier Vhdl code

    Abstract: 4 bit binary multiplier Vhdl code MULT18X18SIO XC5VLX30-FF676 binary multiplier Verilog code DSP48E 8 bit unsigned multiplier using vhdl code DSP48 vhdl code for 18x18 SIGNED MULTIPLIER types of multipliers
    Text: Multiplier v10.0 DS255 April 2, 2007 Product Specification Introduction LogiCORE Facts The LogiCORE Multiplier core can be configured in either of the following architectures: • Parallel: The multiplier accepts inputs on buses A and B and generates the product of these two


    Original
    DS255 MULT18X18) DSP48/DSP48E/DSP48A) binary multiplier Vhdl code 4 bit binary multiplier Vhdl code MULT18X18SIO XC5VLX30-FF676 binary multiplier Verilog code DSP48E 8 bit unsigned multiplier using vhdl code DSP48 vhdl code for 18x18 SIGNED MULTIPLIER types of multipliers PDF

    verilog code for 16 bit carry select adder

    Abstract: X8978 verilog code of 8 bit comparator 8 bit carry select adder verilog codes UNSIGNED SERIAL DIVIDER using verilog SR-4X verilog code for johnson counter asm chart ieee vhdl verilog code for half subtractor
    Text: Xilinx Synthesis Technology XST User Guide Introduction HDL Coding Techniques FPGA Optimization CPLD Optimization Design Constraints VHDL Language Support Verilog Language Support Command Line Mode XST Naming Conventions XST User Guide — 3.1i Printed in U.S.A.


    Original
    XC2064, XC3090, XC4005, XC5210, XC-DS501 verilog code for 16 bit carry select adder X8978 verilog code of 8 bit comparator 8 bit carry select adder verilog codes UNSIGNED SERIAL DIVIDER using verilog SR-4X verilog code for johnson counter asm chart ieee vhdl verilog code for half subtractor PDF

    vhdl code for a updown counter

    Abstract: vhdl code for 4 bit updown counter vhdl code for asynchronous decade counter vhdl code for a updown decade counter "8 bit full adder" half subtractor full subtractor verilog code of 8 bit comparator full subtractor circuit using xor and nand gates vhdl code for 8-bit adder
    Text: ispEXPERT Compiler and Synplicity Design Manual Version 7.2 Technical Support Line: 1-800-LATTICE or 408 428-6414 ispDS1000SPY-UM Rev 7.2.1 Copyright This document may not, in whole or part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without


    Original
    1-800-LATTICE ispDS1000SPY-UM vhdl code for a updown counter vhdl code for 4 bit updown counter vhdl code for asynchronous decade counter vhdl code for a updown decade counter "8 bit full adder" half subtractor full subtractor verilog code of 8 bit comparator full subtractor circuit using xor and nand gates vhdl code for 8-bit adder PDF

    vhdl code direct digital synthesizer

    Abstract: 16 bit Array multiplier code in VERILOG combinational digital lock circuit projects by us verilog code for combinational loop vhdl code for 4 bit ripple COUNTER verilog code power gating data flow vhdl code for ripple counter vhdl code for time division multiplexer free vhdl code for pll full adder circuit using 2*1 multiplexer
    Text: Using Quartus II Verilog HDL & VHDL Integrated Synthesis December 2002, ver. 1.2 Introduction Application Note 238 The Altera Quartus® II software includes improved integrated synthesis that fully supports the Verilog HDL and VHDL languages and provides


    Original
    PDF

    intel 8251a

    Abstract: vhdl synchronous parallel bus C8251 8251A programmable communication interface transmitter vhdl 8251A intel microcommunications parallel interface vhdl 2S506 8251A/8284 clock generator
    Text: C8251 Programmable Communication Interface June 26, 2000 Product Specification AllianceCORE Facts CAST, Inc. 24 White Birch Drive Pomona, New York 10907 USA Phone: +1 914-354-4945 Fax: +1 914-354-0325 E-Mail: info@cast-inc.com URL: www.cast-inc.com Features


    Original
    C8251 intel 8251a vhdl synchronous parallel bus 8251A programmable communication interface transmitter vhdl 8251A intel microcommunications parallel interface vhdl 2S506 8251A/8284 clock generator PDF

    XAPP581

    Abstract: XAPP572 on error correction code in fpga in vhd RXRECCLK vhdl code fc 2 verilog code of 8 bit comparator asynchronous fifo vhdl xilinx verilog module of byte comparator
    Text: Application Note: Virtex-II Pro Family R XAPP581 v1.0 October 6, 2006 Summary Design Description Virtex-II Pro RocketIO Transceiver with 3X Oversampling for 1G Fibre Channel Author: Vinod Kumar Venkatavaradan This application note describes a 3X-oversampling reference design that provides a 200 Mb/s


    Original
    XAPP581 XAPP572: com/bvdocs/appnotes/xapp572 UG035: com/bvdocs/userguides/ug035 UG024: com/bvdocs/userguides/ug024 UG033: ML320, ML321, XAPP581 XAPP572 on error correction code in fpga in vhd RXRECCLK vhdl code fc 2 verilog code of 8 bit comparator asynchronous fifo vhdl xilinx verilog module of byte comparator PDF

    8251 intel microcontroller architecture

    Abstract: vhdl source code for 8086 microprocessor 8251 usart verilog coding for asynchronous decade counter verilog code for 8254 timer verilog code for median filter 8251 uart vhdl SERVICE MANUAL oki 32 lcd tv verilog code for iir filter VHDL CODE FOR HDLC controller
    Text: ALTERA MEGAFUNCTION PARTNERS PROGRAM Catalog About this Catalog ® May 1996 AMPP Catalog Contents This catalog provides an introduction to the Altera Megafunction Partners Program, a description of each AMPP megafunction, and a listing of corporate profiles and contact information for each AMPP


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: Product Brief August 2000 Silicore* SLC1655 8-bit RISC Microcontroller/VHDL† Core Product Overview The Silicore SLC1655 is an 8-bit RISC microcontroller. It is delivered as a VHDL soft core module, and is intended for use in both FPGA and ASIC type devices. It is useful for microprocessor based embedded control applications such as: sensors, medical


    Original
    SLC1655 creat7000 PB00-100NCIP PDF

    verilog code of 8 bit comparator

    Abstract: vhdl code for 4 bit updown counter 8 bit full adder 1-BIT D Latch Verilog code of 1-bit full subtractor half subtractor MANUAL Millenium 3 Verilog code subtractor 2 bit magnitude comparator using 2 xor gates verilog coding for asynchronous decade counter
    Text: ispEXPERT Compiler and Exemplar Logic Design Manual Version 7.2 Technical Support Line: 1-800-LATTICE or 408 428-6414 pDS2110-UM Rev 7.2.1 Copyright This document may not, in whole or part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without


    Original
    1-800-LATTICE pDS2110-UM verilog code of 8 bit comparator vhdl code for 4 bit updown counter 8 bit full adder 1-BIT D Latch Verilog code of 1-bit full subtractor half subtractor MANUAL Millenium 3 Verilog code subtractor 2 bit magnitude comparator using 2 xor gates verilog coding for asynchronous decade counter PDF

    verilog code for modified booth algorithm

    Abstract: vhdl code for Booth algorithm vhdl code for a updown counter using structural m verilog code pipeline ripple carry adder vhdl code for siso shift register 8 bit booth multiplier vhdl code vhdl code for pipo shift register vhdl code for asynchronous piso VHDL program to design 4 bit ripple counter verilog code for carry look ahead adder
    Text: A Guide to ACTgen Macros Actel Corporation, Sunnyvale, CA 94086 1998 Actel Corporation. All rights reserved. Part Number: 5029108-0 Release: June 1998 No part of this document may be copied or reproduced in any form or by any means without prior written consent of Actel.


    Original
    2/1200XL, 3200DX, verilog code for modified booth algorithm vhdl code for Booth algorithm vhdl code for a updown counter using structural m verilog code pipeline ripple carry adder vhdl code for siso shift register 8 bit booth multiplier vhdl code vhdl code for pipo shift register vhdl code for asynchronous piso VHDL program to design 4 bit ripple counter verilog code for carry look ahead adder PDF

    vhdl code for simple microprocessor

    Abstract: 4 bit Microprocessor VHDl code 32 BIT ALU design with vhdl vhdl code 16 bit microprocessor watchdog vhdl vhdl code for alu low power vhdl code for rotate number vhdl code mips code 8 BIT ALU design with vhdl code vhdl code for 8 bit ram
    Text: Silicore Corporation Datasheet For The: Silicore SLC1657 8-BIT RISC Microcontroller / VHDL Core Overview The SLC1657 can be used in a number of FPGA and ASIC target devices. This gives the user a wide range of options in mechanical packaging and temperature


    Original
    SLC1657 SLC1657. vhdl code for simple microprocessor 4 bit Microprocessor VHDl code 32 BIT ALU design with vhdl vhdl code 16 bit microprocessor watchdog vhdl vhdl code for alu low power vhdl code for rotate number vhdl code mips code 8 BIT ALU design with vhdl code vhdl code for 8 bit ram PDF

    CX3001

    Abstract: CX3000 "CHIP EXPRESS" CX3002 2308 rom CHIPX PQFP ALTERA 160 mentor graphics pads layout ambit circuit CX300
    Text: 15244 ChipExpress W/Tumble Black cyan m a g yellow www.chipexpress.com Chip Express products are protected by one or more of the following U.S. patents: . This information is subject to change without notice. CX3000, HardArray, OneMask, and


    Original
    CX3000, CX3002 CX3141 CX3041 CX3001 CX3000 "CHIP EXPRESS" 2308 rom CHIPX PQFP ALTERA 160 mentor graphics pads layout ambit circuit CX300 PDF

    asynchronous fifo vhdl

    Abstract: asynchronous fifo vhdl fpga fifo vhdl advantages of digital pulse counter FSM VHDL CY7C371 FLASH370
    Text: U LT R A L O G I C S O L U T I O N S Build a FIFO “Dipstick” With a CY7C371 CPLD Programmable FIFO flags can simplify the design of a digital system. They do it by automatically indicating a status that can prevent overrun or underrun in an elastic FIFO buffer. Although many


    Original
    CY7C371 asynchronous fifo vhdl asynchronous fifo vhdl fpga fifo vhdl advantages of digital pulse counter FSM VHDL FLASH370 PDF

    asynchronous fifo vhdl

    Abstract: ELRAD 8 bit updown counter vhdl CY7C371 FLASH370
    Text: Cypress OnLine Vol 2/#2 11/12/96 11:14 AM Page 7 1,1 U LT R A L O G I C S O L U T I O N S Build a FIFO “Dipstick” With a CY7C371 CPLD Programmable FIFO flags can simplify the design of a digital system. They do it by automatically indicating a status


    Original
    CY7C371 asynchronous fifo vhdl ELRAD 8 bit updown counter vhdl FLASH370 PDF

    VHDL CODE FOR HDLC controller

    Abstract: FCS-16 design of HDLC controller using vhdl vhdl code for 4 channel dma controller FCS16 HDLC verilog code
    Text: MC-ACT-HDLC Single-Channel HDLC Controller April 23, 2003 Datasheet v1.4 MemecCore Product Line 3721 Valley Centre Drive San Diego, CA 92130 USA Americas: +1 800-752-3040 Europe: +41 0 32 374 32 00 Asia: +(852) 2410 2720 E-mail: actel.info@memecdesign.com


    Original
    16-bit/32-bit VHDL CODE FOR HDLC controller FCS-16 design of HDLC controller using vhdl vhdl code for 4 channel dma controller FCS16 HDLC verilog code PDF

    RAM32X2S

    Abstract: XAPP464 RAM64X1S vhdl code for 8 bit ram SRL16 Spartan 3E VHDL code RAMX "Single-Port RAM" RAM16X1D
    Text: Application Note: Spartan-3 FPGA Family Using Look-Up Tables as Distributed RAM in Spartan-3 Generation FPGAs R XAPP464 v2.0 March 1, 2005 Summary Each Spartan -3, Spartan-3L, or Spartan-3E Configurable Logic Block (CLB) contains up to 64 bits of single-port RAM or 32 bits of dual-port RAM. This RAM is distributed throughout the


    Original
    XAPP464 com/bvdocs/publications/ds099-2 RAM32X2S XAPP464 RAM64X1S vhdl code for 8 bit ram SRL16 Spartan 3E VHDL code RAMX "Single-Port RAM" RAM16X1D PDF

    vhdl code for 8-bit signed adder

    Abstract: 5 to 32 decoder using 38 decoder vhdl code one hot state machine
    Text: Actel HDL Coding Style Guide Actel HDL Coding Style Guide Actel Corporation, Sunnyvale, CA 94086 1997 Actel Corporation. All rights reserved. Printed in the United States of America Part Number: 5029105-0 Release: November 1997 No part of this document may be copied or reproduced in any form or by any


    Original
    PDF

    vhdl code for traffic light control

    Abstract: UG070 byb 504 sso-12 RAMB16 MAX6627 digital clock vhdl code FPGA Virtex 6 OSERDES verilog code voltage regulator
    Text: Virtex-4 FPGA User Guide UG070 v2.6 December 1, 2008 R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    UG070 SSTL18 vhdl code for traffic light control UG070 byb 504 sso-12 RAMB16 MAX6627 digital clock vhdl code FPGA Virtex 6 OSERDES verilog code voltage regulator PDF

    structural vhdl code for ripple counter

    Abstract: vhdl code for siso shift register verilog code pipeline ripple carry adder booth multiplier code in vhdl verilog code for SIPO shifter vhdl code for a updown counter verilog code for barrel shifter vhdl code for 8bit booth multiplier 8 bit booth multiplier vhdl code vhdl code for 4 bit updown counter
    Text: A Guide to ACTgen Macros For more information about Actel’s products, call 888-99-ACTEL or visit our Web site at http://www.actel.com Actel Corporation • 955 East Arques Avenue • Sunnyvale, CA USA 94086 U.S. Toll Free Line: 888-99-ACTEL • Customer Service: 408-739-1010 • Customer Service FAX: 408-522-8044


    Original
    888-99-ACTEL structural vhdl code for ripple counter vhdl code for siso shift register verilog code pipeline ripple carry adder booth multiplier code in vhdl verilog code for SIPO shifter vhdl code for a updown counter verilog code for barrel shifter vhdl code for 8bit booth multiplier 8 bit booth multiplier vhdl code vhdl code for 4 bit updown counter PDF

    vhdl code for deserializer

    Abstract: vhdl code for parallel to serial converter vhdl code for rs232 receiver free vhdl code for pll vhdl code for phase frequency detector vhdl code for clock and data recovery CY7B923 CY7B933 CY7C451 DC-202
    Text: Serializing High-Speed Parallel Buses to Extend Their Operational Length Introduction Switch Parallel buses are used in many designs for the purpose of moving data from one point to another. VMEbus, ISA, EISA, VESA, PCI, SBus, and NuBus are some of the more familiar


    Original
    PDF

    vhdl code program for 4-bit magnitude comparator

    Abstract: vhdl code for 4 bit ripple COUNTER IEC wiring schematic symbols vhdl code for 8-bit serial adder vhdl code for BCD to binary adder vhdl code for asynchronous decade counter vhdl code manchester encoder vhdl code for 8-bit BCD adder vhdl code for demultiplexer altera manchester
    Text: APPLICATION NOTE AN071 OrCAD Express Design Flow for Philips CPLDs 1998 Jul 21 Philips Semiconductors Application note OrCAD Express Design Flow for Philips CPLDs AN071 INTRODUCTION This note provides the steps for using OrCAD 1 Express and Philips Semiconductors’ XPLA


    Original
    AN071 vhdl code program for 4-bit magnitude comparator vhdl code for 4 bit ripple COUNTER IEC wiring schematic symbols vhdl code for 8-bit serial adder vhdl code for BCD to binary adder vhdl code for asynchronous decade counter vhdl code manchester encoder vhdl code for 8-bit BCD adder vhdl code for demultiplexer altera manchester PDF

    verilog code for modified booth algorithm

    Abstract: vhdl code for Booth multiplier vhdl code for pipelined matrix multiplication verilog code for matrix multiplication 8 bit booth multiplier vhdl code booth multiplier code in vhdl vhdl code for matrix multiplication vhdl code for 8bit booth multiplier matrix multiplier Vhdl code verilog code pipeline square root
    Text: Application Note: Spartan-3 R Using Embedded Multipliers in Spartan-3 FPGAs XAPP467 v1.1 May 13, 2003 Summary Dedicated 18x18 multipliers speed up DSP logic in the Spartan -3 family. The multipliers are fast and efficient at implementing signed or unsigned multiplication of up to 18 bits. In addition


    Original
    XAPP467 18x18 XC3S50 verilog code for modified booth algorithm vhdl code for Booth multiplier vhdl code for pipelined matrix multiplication verilog code for matrix multiplication 8 bit booth multiplier vhdl code booth multiplier code in vhdl vhdl code for matrix multiplication vhdl code for 8bit booth multiplier matrix multiplier Vhdl code verilog code pipeline square root PDF