Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    U2002D Search Results

    U2002D Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    485G

    Abstract: NB7L14M NB7L14MMNG NB7L14MMNR2G
    Text: NB7L14M 2.5V/3.3V Differential 1:4 Clock/Data Fanout Buffer/ Translator with CML Outputs and Internal Termination http://onsemi.com MARKING DIAGRAM* Description The NB7L14M is a differential 1−to−4 clock/data distribution chip with internal source terminated CML output structures, optimized for


    Original
    PDF NB7L14M NB7L14M NB7L14M/D 485G NB7L14MMNG NB7L14MMNR2G

    KVT23

    Abstract: MC100LVELT23 2x2 dfn
    Text: MC100LVELT23 3.3 V Dual Differential LVPECL/LVDS to LVTTL Translator Description The MC100LVELT23 is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL Positive ECL or LVDS levels are used only +3.3 V and ground are required. The small outline 8-lead


    Original
    PDF MC100LVELT23 MC100LVELT23 LVELT23 MC100LVELT23/D KVT23 2x2 dfn

    AC600V

    Abstract: AEQ10410 AEQ10417 AEQ10418 AEQ11510 AEQ11517 AEQ11518 RH96
    Text: 微小負荷用スイッチ (100 A 3V DC 対応) EQスイッチ RoHS対応 特 長 ●微小負荷対応100μA 3V DC〜100mA 30V DC ●J型同等サイズで超ロングストローク。O.T. (ピン押 ボタン型) でNO側2.2mm以上/NC側2.5mm以上


    Original
    PDF 100A3VDC 100A3VDC100mA30VDC AEQ10410 AEQ11510 AEQ10417 AEQ11517 AEQ10418 AEQ11518 0120-101-550panasonic-denko AC600V AEQ10410 AEQ10417 AEQ10418 AEQ11510 AEQ11517 AEQ11518 RH96

    Untitled

    Abstract: No abstract text available
    Text: STB Self-Checking Optical Touch Buttons † Self-Checking Ergonomic Actuating Devices Features • Diverse-redundant microcontroller-based photoelectric touch buttons • Continuous internal self-checking operation • Ergonomically designed to eliminate hand, wrist and arm stresses associated with


    Original
    PDF

    EPT25

    Abstract: KPT25 MC100EPT25
    Text: MC100EPT25 -3.3V / -5V Differential ECL to +3.3V LVTTL Translator Description The MC100EPT25 is a Differential ECL to LVTTL translator. This device requires +3.3 V, −3.3 V to −5.2 V, and ground. The small outline 8−lead package and the single gate of the EPT25 make it ideal


    Original
    PDF MC100EPT25 MC100EPT25 EPT25 MC100EPT25/D KPT25

    Untitled

    Abstract: No abstract text available
    Text: MC100EPT21 3.3V Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator The MC100EPT21 is a Differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL Positive ECL , LVDS, and positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small


    Original
    PDF MC100EPT21 MC100EPT21 EPT21 MC100EPT21/D

    Untitled

    Abstract: No abstract text available
    Text: NB7L14M 2.5V/3.3V Differential 1:4 Clock/Data Fanout Buffer/ Translator with CML Outputs and Internal Termination http://onsemi.com MARKING DIAGRAM* Description The NB7L14M is a differential 1−to−4 clock/data distribution chip with internal source terminated CML output structures, optimized for


    Original
    PDF NB7L14M NB7L14M NB7L14M/D

    marking 2U diode

    Abstract: marking 2U 20 diode KLT25 marking code 8 lead soic package marking codes 2u Diode 2U 26 diode marking 2u marking 84 ELT25 HLT25
    Text: MC10ELT25, MC100ELT25 -5 V Differential ECL to TTL Translator Description Features • • • MARKING DIAGRAMS* 8 8 1 SOIC−8 D SUFFIX CASE 751 1 8 8 2.6 ns Typical Propagation Delay 100 MHz FMAX CLK 24 mA TTL Outputs Flow Through Pinouts Operating Range: VCC = 4.5 V to 5.5 V with GND = 0 V;


    Original
    PDF MC10ELT25, MC100ELT25 HLT25 506AA MC100 KLT25 MC10ELT25/D marking 2U diode marking 2U 20 diode KLT25 marking code 8 lead soic package marking codes 2u Diode 2U 26 diode marking 2u marking 84 ELT25 HLT25

    Untitled

    Abstract: No abstract text available
    Text: MC100LVELT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator Description Features • • • • • • • 350 ps Typical Propagation Delay <100 ps Output−to−Output Skew Flow Through Pinouts The 100 Series Contains Temperature Compensation


    Original
    PDF MC100LVELT22 KVT22 MC100LVELT22 MC100LVELT22/D

    Untitled

    Abstract: No abstract text available
    Text: NB100ELT23L 3.3V Dual Differential LVPECL/LVDS to LVTTL Translator The NB100ELT23L is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL Positive ECL or LVDS levels are used, only +3.3 V and ground are required. The small outline 8-lead package


    Original
    PDF NB100ELT23L NB100ELT23L ELT23L NB100ELT23L/D

    Untitled

    Abstract: No abstract text available
    Text: NB7L14M 2.5V/3.3V Differential 1:4 Clock/Data Fanout Buffer/ Translator with CML Outputs and Internal Termination http://onsemi.com MARKING DIAGRAM* Description The NB7L14M is a differential 1−to−4 clock/data distribution chip with internal source terminated CML output structures, optimized for


    Original
    PDF NB7L14M NB7L14M/D

    KPT21

    Abstract: MC100EPT21
    Text: MC100EPT21 3.3V Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator The MC100EPT21 is a Differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL Positive ECL , LVDS, and positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small


    Original
    PDF MC100EPT21 MC100EPT21 EPT21 MC100EPT21/D KPT21

    AND8020

    Abstract: ELT23L KT23L NB100ELT23L
    Text: NB100ELT23L 3.3V Dual Differential LVPECL/LVDS to LVTTL Translator The NB100ELT23L is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL Positive ECL or LVDS levels are used, only +3.3 V and ground are required. The small outline 8-lead package


    Original
    PDF NB100ELT23L NB100ELT23L ELT23L NB100ELT23L/D AND8020 KT23L

    KVT23

    Abstract: MC100LVELT23 2x2 dfn
    Text: MC100LVELT23 3.3 V Dual Differential LVPECL/LVDS to LVTTL Translator Description The MC100LVELT23 is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL Positive ECL or LVDS levels are used only +3.3 V and ground are required. The small outline 8-lead


    Original
    PDF MC100LVELT23 MC100LVELT23 LVELT23 MC100LVELT23/D KVT23 2x2 dfn

    KPT21

    Abstract: MC100EPT21
    Text: MC100EPT21 3.3V Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator The MC100EPT21 is a Differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL Positive ECL , LVDS, and positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small


    Original
    PDF MC100EPT21 MC100EPT21 EPT21 MC100EPT21/D KPT21

    HLT21

    Abstract: 74 TTL series k 3555 marking 84 MC10ELT21DG ELT21 KLT21 MC100 MC100ELT21 MC10ELT21
    Text: MC10ELT21, MC100ELT21 5 V Differential PECL to TTL Translator Description • • • • • • 3.5 ns Typical Propagation Delay 24 mA TTL Output Flow Through Pinouts Operating Range: VCC = 4.75 V to 5.25 V with GND = 0 V Q Output Will Default LOW with Inputs Left Open or < 1.3 V


    Original
    PDF MC10ELT21, MC100ELT21 HLT21 KLT21 506AA MC100 MC10ELT/100ELT21 MC10ELT21/D HLT21 74 TTL series k 3555 marking 84 MC10ELT21DG ELT21 KLT21 MC100 MC100ELT21 MC10ELT21

    EPT23

    Abstract: KPT23 MC100EPT23 2x2 dfn
    Text: MC100EPT23 3.3V Dual Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator The MC100EPT23 is a dual differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL Positive ECL , LVDS, and positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small


    Original
    PDF MC100EPT23 MC100EPT23 EPT23 EPT23 MC100EPT23/D KPT23 2x2 dfn

    KPT21

    Abstract: MC100EPT21 2x2 dfn
    Text: MC100EPT21 3.3V Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator The MC100EPT21 is a Differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL Positive ECL , LVDS, and positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small


    Original
    PDF MC100EPT21 MC100EPT21 EPT21 MC100EPT21/D KPT21 2x2 dfn

    KR22

    Abstract: No abstract text available
    Text: MC100LVELT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator Description Features • • • • • • • 350 ps Typical Propagation Delay <100 ps Output−to−Output Skew Flow Through Pinouts The 100 Series Contains Temperature Compensation


    Original
    PDF MC100LVELT22 LVELT22 KVT22 MC100LVELT22/D KR22

    KVT22

    Abstract: KR22 MC100LVELT22 948R
    Text: MC100LVELT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator Description The MC100LVELT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Because LVPECL Low Voltage Positive ECL levels are used, only +3.3 V and ground are required. The small outline


    Original
    PDF MC100LVELT22 MC100LVELT22 LVELT22 KVT22 MC100LVELT22/D KVT22 KR22 948R

    KPT23

    Abstract: EPT23 MC100EPT23
    Text: MC100EPT23 3.3V Dual Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator The MC100EPT23 is a dual differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL Positive ECL , LVDS, and positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small


    Original
    PDF MC100EPT23 MC100EPT23 EPT23 EPT23 MC100EPT23/D KPT23

    Untitled

    Abstract: No abstract text available
    Text: MC100LVELT23 3.3 V Dual Differential LVPECL/LVDS to LVTTL Translator Description The MC100LVELT23 is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL Positive ECL or LVDS levels are used only +3.3 V and ground are required. The small outline 8-lead


    Original
    PDF MC100LVELT23 LVELT23 MC100LVELT23/D

    EPT22

    Abstract: KPT22 MC100EPT22
    Text: MC100EPT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator Description The MC100EPT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Because LVPECL Positive ECL levels are used only +3.3 V and ground are required. The small outline 8−lead


    Original
    PDF MC100EPT22 MC100EPT22 EPT22 MC100EPT22/D KPT22

    Untitled

    Abstract: No abstract text available
    Text: MC100EPT22 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator Description The MC100EPT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Because LVPECL Positive ECL levels are used only +3.3 V and ground are required. The small outline 8−lead


    Original
    PDF MC100EPT22 MC100EPT22 EPT22 MC100EPT22/D