Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    TRUTH TABLE XOR GATE 74 Search Results

    TRUTH TABLE XOR GATE 74 Result Highlights (6)

    Part ECAD Model Manufacturer Description Download Buy
    TLP5702H Toshiba Electronic Devices & Storage Corporation Photocoupler (Gate Driver Coupler), High-Topr / IGBT driver, 5000 Vrms, SO6L Visit Toshiba Electronic Devices & Storage Corporation
    TLP5705H Toshiba Electronic Devices & Storage Corporation Photocoupler (Gate Driver Coupler), High-Topr / IGBT driver, 5000 Vrms, SO6L Visit Toshiba Electronic Devices & Storage Corporation
    TB67H481FTG Toshiba Electronic Devices & Storage Corporation Stepping and Brushed Motor Driver /Bipolar Type / Vout(V)=50 / Iout(A)=3.0 / IN input type / VQFN32 Visit Toshiba Electronic Devices & Storage Corporation
    GT30J110SRA Toshiba Electronic Devices & Storage Corporation IGBT, 1100 V, 60 A, Built-in Diodes, TO-3P(N) Visit Toshiba Electronic Devices & Storage Corporation
    7UL2T125FK Toshiba Electronic Devices & Storage Corporation One-Gate Logic(L-MOS), Buffer, SOT-765 (US8), -40 to 85 degC Visit Toshiba Electronic Devices & Storage Corporation
    7UL2T126FK Toshiba Electronic Devices & Storage Corporation One-Gate Logic(L-MOS), Buffer, SOT-765 (US8), -40 to 85 degC Visit Toshiba Electronic Devices & Storage Corporation

    TRUTH TABLE XOR GATE 74 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    JESD22-C101E

    Abstract: No abstract text available
    Text: Demonstrate seven different logic functions NXP demo board for the configurable logic device 74AUP1T97 NXP demo board for the configurable logic device 74AUP1T97 Key features and benefits } Wide supply voltage range: 2.3 to 3.6 V } High noise immunity } Excellent ESD protection


    Original
    PDF 74AUP1T97 JESD22-A114F JESD22-A115-A JESD22-C101E

    32 bit carry select adder in vhdl

    Abstract: No abstract text available
    Text: Introduction to Digital Design Using Digilent FPGA Boards ─ Block Diagram / VHDL Examples Richard E. Haskell Darrin M. Hanna Oakland University, Rochester, Michigan LBE Books Rochester Hills, MI Copyright 2009 by LBE Books, LLC. All rights reserved. ISBN 978-0-9801337-6-9


    Original
    PDF mux21a 32 bit carry select adder in vhdl

    vhdl code for traffic light control

    Abstract: simple traffic light circuit diagram using jk vhdl code for TRAFFIC LIGHT CONTROLLER SINGLE WAY verilog hdl code for traffic light control aBL 43 P forest fire project ABEL Design Manual schematic XOR Gates traffic lights project F105
    Text: ABEL Design Manual Version 8.0 Technical Support Line: 1- 800-LATTICE DSNEXP-ABL-RM Rev 8.0.2 Copyright This document may not, in whole or part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without


    Original
    PDF 800-LATTICE vhdl code for traffic light control simple traffic light circuit diagram using jk vhdl code for TRAFFIC LIGHT CONTROLLER SINGLE WAY verilog hdl code for traffic light control aBL 43 P forest fire project ABEL Design Manual schematic XOR Gates traffic lights project F105

    vhdl code for traffic light control

    Abstract: simple traffic light circuit diagram using jk vhdl code for TRAFFIC LIGHT CONTROLLER SINGLE WAY ABEL-HDL Reference Manual STH 8450 traffic lights project verilog hdl code for traffic light control F105 GAL16LV8 GAL20VP8
    Text: ABEL Design Manual Version 8.0 Technical Support Line: 1- 800-LATTICE or 408 428-6414 DSNEXP-ABL-DM Rev 8.0.1 Copyright This document may not, in whole or part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without


    Original
    PDF 800-LATTICE vhdl code for traffic light control simple traffic light circuit diagram using jk vhdl code for TRAFFIC LIGHT CONTROLLER SINGLE WAY ABEL-HDL Reference Manual STH 8450 traffic lights project verilog hdl code for traffic light control F105 GAL16LV8 GAL20VP8

    full adder circuit using nor gates

    Abstract: free transistor equivalent book Verilog code for 2s complement of a number verilog code for four bit binary divider 16 bit carry select adder verilog code hex to 7 segment decoder BASYS+3
    Text: Introduction to Digital Design Using Digilent FPGA Boards ─ Block Diagram / Verilog Examples Richard E. Haskell Darrin M. Hanna Oakland University, Rochester, Michigan LBE Books Rochester Hills, MI Copyright 2009 by LBE Books, LLC. All rights reserved. ISBN 978-0-9801337-9-0


    Original
    PDF

    pn sequence generator using d flip flop

    Abstract: pn sequence generator using jk flip flop FULL SUBTRACTOR using 41 MUX full subtractor circuit using xor and nand gates verilog code for 16 bit carry select adder verilog code pipeline ripple carry adder verilog code for jk flip flop vhdl for 8 bit lut multiplier ripple carry adder synchronous updown counter using jk flip flop Mux 1x8 74
    Text: 0373f.fm Page 1 Tuesday, May 25, 1999 8:59 AM Table of Contents Component Generators Introduction .3 AT40K Co-processor FPGAs .4


    Original
    PDF 0373f AT40K pn sequence generator using d flip flop pn sequence generator using jk flip flop FULL SUBTRACTOR using 41 MUX full subtractor circuit using xor and nand gates verilog code for 16 bit carry select adder verilog code pipeline ripple carry adder verilog code for jk flip flop vhdl for 8 bit lut multiplier ripple carry adder synchronous updown counter using jk flip flop Mux 1x8 74

    binary to bcd decoder

    Abstract: LT 543 7-segment display PAL Decoder 16L8 MACH210 P16R4 P22V10 EP600 P16V8S 7 SEGMENT DISPLAY LT 543 PIN CONFIGURATION diagram ABEL-HDL Reference Manual
    Text: ABEL-HDL Reference Table of Contents 1. Introduction 2. Language Structure Summary . . . . . . . . . . . . . . . . . . . . Introduction to ABEL-HDL . . . . . . . . . . Basic Syntax . . . . . . . . . . . . . . . . . . Supported ASCII Characters . . . . . . .


    Original
    PDF 12-to-4 binary to bcd decoder LT 543 7-segment display PAL Decoder 16L8 MACH210 P16R4 P22V10 EP600 P16V8S 7 SEGMENT DISPLAY LT 543 PIN CONFIGURATION diagram ABEL-HDL Reference Manual

    E0600

    Abstract: MACH210 P16H8 binary to bcd decoder 4 digit COUNTER LED bcd 7449 BCD to 7-segment 7449 decoder and seven segment display 7449 7-segment decoder logic diagram IF-6-24 EP600
    Text: ABEL-HDL Reference Table of Contents 1. Introduction 2. Language Structure Summary . . . . . . . . . . . . . . . . . . . . Introduction to ABEL-HDL . . . . . . . . . . Basic Syntax . . . . . . . . . . . . . . . . . . Supported ASCII Characters . . . . . . .


    Original
    PDF 12-to-4 E0600 MACH210 P16H8 binary to bcd decoder 4 digit COUNTER LED bcd 7449 BCD to 7-segment 7449 decoder and seven segment display 7449 7-segment decoder logic diagram IF-6-24 EP600

    blackjack vhdl code

    Abstract: ABEL-HDL Reference Manual asynchronous 4bit up down counter using jk flip flop GAL1 vhdl code for BCD to binary adder 7449 decoder and seven segment display diode 7449 STH 8450 traffic light controller vhdl coding transistor manual substitution FREE DOWNLOAD
    Text: ABEL-HDL Reference Manual Version 8.0 Technical Support Line: 1- 800-LATTICE or 408 428-6414 DSNEXP-ABL-RM Rev 8.0.1 Copyright This document may not, in whole or part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without


    Original
    PDF 800-LATTICE blackjack vhdl code ABEL-HDL Reference Manual asynchronous 4bit up down counter using jk flip flop GAL1 vhdl code for BCD to binary adder 7449 decoder and seven segment display diode 7449 STH 8450 traffic light controller vhdl coding transistor manual substitution FREE DOWNLOAD

    7449 BCD to 7-segment

    Abstract: diode 7449 DTRU 7449 DECODER 7449 decoder and seven segment display BCD-Decoder blackjack vhdl code 241 multiplexer using 41 multiplexer ABEL-HDL Reference Manual Design equations inverter
    Text: ABEL-HDL Reference Manual Version 8.0 Technical Support Line: 1- 800-LATTICE DSNEXP-ABL-RM Rev 8.0.2 Copyright This document may not, in whole or part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without


    Original
    PDF 800-LATTICE 7449 BCD to 7-segment diode 7449 DTRU 7449 DECODER 7449 decoder and seven segment display BCD-Decoder blackjack vhdl code 241 multiplexer using 41 multiplexer ABEL-HDL Reference Manual Design equations inverter

    SG86A

    Abstract: No abstract text available
    Text: NBSG86A 2.5V/3.3V SiGe Differential Smart Gate with Output Level Select The NBSG86A is a multi-function differential Logic Gate which can be configured as an AND/NAND, OR/NOR, XOR/XNOR, or 2:1 MUX. This device is part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a


    Original
    PDF NBSG86A 16-pin, NBSG86A AND8020 SG86A

    ABEL-HDL Reference Manual

    Abstract: E0600 P16R8 7449 DECODER
    Text: UM0045 Reference manual PSDabel-HDL Introduction PSDabel-HDL is a hierarchical logic description language. PSDabel-HDL design descriptions are contained in an ASCII text file in the PSDabel Hardware Description Language, PSDabelHDL. The requirements for PSDabel-HDL are described in the following chapters.


    Original
    PDF UM0045 ABEL-HDL Reference Manual E0600 P16R8 7449 DECODER

    Untitled

    Abstract: No abstract text available
    Text: MOTOROLA SEMICONDUCTOR TECHNICAL DATA Quad Exclusive OR Gate MC10H113 The MC10H113 is a Quad Exclusive OR Gate with an enable common to all four gates. The outputs may be wire–ORed together to perform a 4–bit comparison function A = B . The enable is active LOW.


    Original
    PDF MC10H113 165\BITTING\cpl mismatch\20000817\08162000 3\ONSM\08102000 MC10H113M MC10H113P MC10H113MEL MC10H113ML1 MC10H113MR1 \\Roarer\root\data13\imaging\BITTING\cpl

    ic D flip flop 7474

    Abstract: IC 7474 truthtable philips for ic 7474 7474 D flip-flop circuit diagram PLHS502 7474 D flip-flop IC 7474 flipflop pin DIAGRAM OF IC 7474 INTERNAL DIAGRAM OF IC 7474 any boolean circuit using nand gates
    Text: Philips Semiconductors Programmable Logic Devices Designing with programmable macro logic INTRODUCTION TO PROGRAMMABLE MACRO LOGIC DESIGN CONCEPTS Programmable Macro Logic PML , an extension of the Programmable Logic Array (PLA) concept combines a programming or


    Original
    PDF PLHS501 4-to-16 5-to-32 16-to-4 32-to-5 16-to-1 27-to-1 ic D flip flop 7474 IC 7474 truthtable philips for ic 7474 7474 D flip-flop circuit diagram PLHS502 7474 D flip-flop IC 7474 flipflop pin DIAGRAM OF IC 7474 INTERNAL DIAGRAM OF IC 7474 any boolean circuit using nand gates

    ABEL-HDL Reference Manual

    Abstract: PLA 16L8 E0600 P16R8 binary to bcd decoder PSDSOFT EXPRESS
    Text: PSDsoft PSDabel-HDLTM Reference Manual WSI, Inc. PSDabel-HDL Reference i July 1998 WSI, Inc. has made every attempt to ensure that the information in this document is accurate and complete. However, WSI assumes no liability for errors, or for any damages


    Original
    PDF 12-to-4 ABEL-HDL Reference Manual PLA 16L8 E0600 P16R8 binary to bcd decoder PSDSOFT EXPRESS

    7-segment common anode lt 542 pin diagram

    Abstract: 7 segment display LT 542 COMMON ANODE 7449 BCD to 7-segment binary to bcd decoder LT 542 seven segment display 7449 decoder and seven segment display BCD-Decoder ABEL-HDL Reference Manual E0600 P16R8
    Text: PSDABEL USER MANUAL PSDsoft PSDabel-HDL Reference Manual CONTENTS • Please see next page January 2002 1/3 Contents Chapter 1: Introduction Chapter 2: Language Structure Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-1


    Original
    PDF

    Untitled

    Abstract: No abstract text available
    Text: NBSG86A 2.5V/3.3VĄSiGe Differential Smart Gate with Output Level Select The NBSG86A is a multi–function differential Logic Gate which can be configured as an AND/NAND, OR/NOR, XOR/XNOR, or 2:1 MUX. This device is part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a


    Original
    PDF NBSG86A r14525 NBSG86A/D

    Untitled

    Abstract: No abstract text available
    Text: NBSG86A 2.5V/3.3VĄSiGe Differential Smart Gate with Output Level Select The NBSG86A is a multi–function differential Logic Gate which can be configured as an AND/NAND, OR/NOR, XOR/XNOR, or 2:1 MUX. This device is part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a


    Original
    PDF NBSG86A r14525 NBSG86A/D

    SG86A

    Abstract: No abstract text available
    Text: NBSG86A 2.5V/3.3V SiGe Differential Smart Gate with Output Level Select The NBSG86A is a multi-function differential Logic Gate which can be configured as an AND/NAND, OR/NOR, XOR/XNOR, or 2:1 MUX. This device is part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a


    Original
    PDF NBSG86A 16-pin, NBSG86A AND8020 SG86A

    BBUF

    Abstract: AO4A
    Text: Macro Library Guide June 1998 Actel Corporation, Sunnyvale, CA 94086 1998 Actel Corporation. All rights reserved. Part Number: 5029009-2 June 1998 No part of this document may be copied or reproduced in any form or by any means without prior written consent of Actel.


    Original
    PDF

    485G

    Abstract: NBSG86A NBSG86ABA NBSG86ABAEVB NBSG86ABAR2 NBSG86AMN NBSG86AMNR2 SG86A
    Text: NBSG86A 2.5V/3.3V SiGe Differential Smart Gate with Output Level Select The NBSG86A is a multi−function differential Logic Gate which can be configured as an AND/NAND, OR/NOR, XOR/XNOR, or 2:1 MUX. This device is part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a


    Original
    PDF NBSG86A NBSG86A 16-pin, NBSG86A/D 485G NBSG86ABA NBSG86ABAEVB NBSG86ABAR2 NBSG86AMN NBSG86AMNR2 SG86A

    qfn 3x3 tray dimension

    Abstract: diode e 1205 PEAK TRAY QFN 4x4 QFN tray 485G NBSG86A QFN-16 1D050
    Text: NBSG86A 2.5V/3.3V SiGe Differential Smart Gate with Output Level Select The NBSG86A is a multi-function differential Logic Gate which can be configured as an AND/NAND, OR/NOR, XOR/XNOR, or 2:1 MUX. This device is part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a


    Original
    PDF NBSG86A FCBGA-16 QFN-16 NBSG86A/D qfn 3x3 tray dimension diode e 1205 PEAK TRAY QFN 4x4 QFN tray 485G NBSG86A QFN-16 1D050

    LGA 1155 PIN diagram

    Abstract: LGA 1150 Socket PIN diagram 1155 lga socket lga 1155 LGA16 3x3 footprint LGA 1155 Socket PIN diagram lga 4x4 footprint LGA 1155 pin out lga-16 4x4 socket lga 1155 pinout
    Text: NBSG86A 2.5V/3.3V SiGe Differential Smart Gate with Output Level Select The NBSG86A is a multi-function differential Logic Gate which can be configured as an AND/NAND, OR/NOR, XOR/XNOR, or 2:1 MUX. This device is part of the GigaComm family of high performance Silicon Germanium products. The device is housed in a


    Original
    PDF NBSG86A NBSG86A 16-pin, NBSG86A/D LGA 1155 PIN diagram LGA 1150 Socket PIN diagram 1155 lga socket lga 1155 LGA16 3x3 footprint LGA 1155 Socket PIN diagram lga 4x4 footprint LGA 1155 pin out lga-16 4x4 socket lga 1155 pinout

    Untitled

    Abstract: No abstract text available
    Text: ADV MICRO P L A / P L E / A R R A Y S Military Programmable Array Logic 13E D | 0257551, 0027*173 Q | P A L 3 2 V X 10 T M k .v m P A L 3 2 V X 1 OA a •n > High Speed Programmable Array Logic Conforms to MIL-STD-883, Class B* £ ro < DISTINCTIVE CHARACTERISTICS


    OCR Scan
    PDF MIL-STD-883,