CDCLVP2106
Abstract: QFN-40 weight
Text: CDCLVP2106 www.ti.com. SCAS887 – SEPTEMBER 2009 12 LVPECL Output, High-Performance Clock Buffer
|
Original
|
CDCLVP2106
SCAS887
CDCLVP2106
QFN-40 weight
|
PDF
|
CDC337
Abstract: CDC337DBLE CDC337DW CDC337DWG4 CDC337DWR CDC337DWRG4 CDC337NS MS-013
Text: CDC337 CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS330B – DECEMBER 1990 – REVISED OCTOBER 1998 D D D D D D D DW PACKAGE TOP VIEW Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications TTL-Compatible Inputs and CMOS-Compatible Outputs
|
Original
|
CDC337
SCAS330B
48-mA
CDC337
CDC337DBLE
CDC337DW
CDC337DWG4
CDC337DWR
CDC337DWRG4
CDC337NS
MS-013
|
PDF
|
SCANSTA111
Abstract: STA111
Text: SCANSTA111 Enhanced SCAN bridge Multidrop Addressable IEEE 1149.1 JTAG Port General Description The SCANSTA111 extends the IEEE Std. 1149.1 test bus into a multidrop test bus environment. The advantage of a multidrop approach over a single serial scan chain is improved test throughput and the ability to remove a board
|
Original
|
SCANSTA111
SCANSTA111
IEEE1149
STA111
|
PDF
|
CDC318
Abstract: No abstract text available
Text: CDC318 1-LINE TO 18-LINE CLOCK DRIVER WITH I2C CONTROL INTERFACE SCAS587B – JANUARY 1997 – REVISED MARCH 1998 D D D D D D D D D DL PACKAGE TOP VIEW High-Speed, Low-Skew 1-to-18 Clock Buffer for Synchronous DRAM (SDRAM) Clock Buffering Applications Output Skew, tsk(o), Less Than 250 ps
|
Original
|
CDC318
18-LINE
SCAS587B
1-to-18
MIL-STD-883,
48-Pin
CDC318
|
PDF
|
c.i 9409
Abstract: No abstract text available
Text: CDC339 CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS331 – DECEMBER 1992 – REVISED MARCH 1994 D D D D D D D DB OR DW PACKAGE TOP VIEW Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications TTL-Compatible Inputs and Outputs Distributes One Clock Input to Eight
|
Original
|
CDC339
SCAS331
48-mA
CLC339DBLE
CDC339DBR
CDC339DW
CDC339DWR
c.i 9409
|
PDF
|
UT54AC
Abstract: No abstract text available
Text: Standard Products UT54ACTS899 RadHard 9-bit Latchable Transceiver with Parity Generator/Checker Datasheet March 14, 2007 www.aeroflex.com/radhard FEATURES PIN DESCRIPTION Latchable transceiver with output source/sink of 24mA Option to select generate parity and check or "feed-through"
|
Original
|
UT54ACTS899
28-pin
UT54AC
|
PDF
|
SWBT13
Abstract: rta2 1553b rti
Text: UT1553B BCRT p Register-oriented architecture to enhance FEATURES p Comprehensive MIL-STD-1553B dual-redundant programmability p DMA memory interface with 64K addressability p Internal self-test p Remote terminal operations in ASD/ENASD-certified Bus Controller BC and Remote Terminal
|
Original
|
UT1553B
MIL-STD-1553B
MIL-STD-1773
84-pin
132-lead
84-lead
MIL-M-38510.
36-Lead
Packaging-10
SWBT13
rta2
1553b rti
|
PDF
|
fp6160
Abstract: rta2
Text: UT1553B BCRT p Register-oriented architecture to enhance FEATURES p Comprehensive MIL-STD-1553B dual-redundant programmability p DMA memory interface with 64K addressability p Internal self-test p Remote terminal operations in ASD/ENASD-certified Bus Controller BC and Remote Terminal
|
Original
|
UT1553B
MIL-STD-1553B
MIL-STD-1773
84-pin
132-lead
84-lead
MIL-M-38510.
36-Lead
Packaging-10
fp6160
rta2
|
PDF
|
Untitled
Abstract: No abstract text available
Text: CDC337 CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS330B – DECEMBER 1990 – REVISED OCTOBER 1998 D D D D D D D DW PACKAGE TOP VIEW Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications TTL-Compatible Inputs and CMOS-Compatible Outputs
|
Original
|
CDC337
SCAS330B
48-mA
|
PDF
|
Untitled
Abstract: No abstract text available
Text: SN74ALS235 64 x 5 ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY _ SQAS108A - OCTOBER 1986 - REVISED SEPTEMBER 1993 • • • • • Asynchronous Operation Organized as 64 Words by 5 Bits Data Rates From 0 to 25 MHz 3-State Outputs
|
OCR Scan
|
SN74ALS235
SQAS108A
300-mll
320-bit
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 3.3 V CMOS 18-BIT REGISTER 3-STATE , 5 VOLT TOLERANT I/O DESCRIPTION: FEATURES: - IDT74LVC16823A ADVANCE INFORMATION The LVC16823A18-bit edge-triggered D-type register is built using advanced dual metal CMOS technology.This high-speed, low-power register is ideal for use as a buffer register for data
|
OCR Scan
|
18-BIT
IDT74LVC16823A
LVC16823A18-bit
18-bit
LVC16823A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: FAST CMOS BUFFER/CLOCK DRIVER IDT49FCT3805/A Integrated Device Technology, Inc. FEATURES: DESCRIPTION: 0 .5 M IC R O N C M O S Technology T h e F C T 3 8 0 5 /A is a 3 .3 volt, non-inverting clock driver built G u aranteed low skew < 500p s m ax. using advanced dual m etal C M O S technology. T h e device
|
OCR Scan
|
IDT49FCT3805/A
IL-STD-883,
|
PDF
|
Untitled
Abstract: No abstract text available
Text: IDT74LVCH32373A 3.3V CMOS 32-BIT ADVANCE TRANSPARENT D-TYPE LATCH INFORMATION WITH 3-STATE OUTPUTS, 5 VOLT TOLERANT I/O AND BUS-HOLD DESCRIPTION: FEATURES: - Typical tS K o (Output Skew) < 250ps ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
|
OCR Scan
|
IDT74LVCH32373A
32-BIT
250ps
MIL-STD-883,
200pF,
LVCH32373A
32-bit
|
PDF
|
Untitled
Abstract: No abstract text available
Text: IDT74FCT3807/A 3.3V CMOS 1-TO-10 CLOCK DRIVER In te g rate d D ev ice T ech n ology , Inc. FEATURES: DESCRIPTION: • 0 .5 M IC R O N C M O S Technology • G u aran teed low skew < 3 5 0 p s m ax. • V ery low duty cycle distortion < 3 5 0p s (m ax.) •
|
OCR Scan
|
IDT74FCT3807/A
1-TO-10
MO-150,
/13/V
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: 3.3V CMOS 9-BIT, 4-PORT IDT74ALVCH16409 UNIVERSAL BUS EXCHANGER ADVANCE INFORMATION WITH 3-STATE OUTPUTS AND BUS-HOLD DESCRIPTION: FEATURES: - 0.5 MICRON CMOS Technology Typical tsK o (Output Skew) < 250ps ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
|
OCR Scan
|
IDT74ALVCH16409
250ps
MIL-STD-883,
200pF,
635mm
ALVCH16409
|
PDF
|
80c85
Abstract: HS80C85
Text: S H S - 5 4 C 1 3 8 R H R a d ia t io n H a r d e n e d February 1996 3 - L in e to 8 - L in e D e c o d e r /D e m u lt ip le x e r Features Pinouts • Devices QML Qualified in Accordance With MIL-PRF-38535 16 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE SBDIP
|
OCR Scan
|
MIL-PRF-38535
IL-STD-1835
CDIP2-T16
HS-54C
0b573D
80c85
HS80C85
|
PDF
|
LVC139A
Abstract: DSC-4720
Text: IDT74LVC139A 3.3V CMOS DUAL ADVANCE INFORMATION 2-LINE TO 4-LINE DECODER/DEMULTIPLEXER, 5 VOLT TOLERANT I/O DESCRIPTION: FEATURES: - 0.5 M IC R O N C M O S T e c h n o lo g y ESD > 2 0 0 0 V p e r M IL -S T D -8 8 3 , M e th o d 3 0 1 5 ; > 2 0 0 V using m a c h in e m o d e l C = 2 0 0 p F , R = 0
|
OCR Scan
|
IDT74LVC139A
tPLH11
tPHL11
LVC139A
DSC-4720
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 3.3V CMOS TRIPLE 3-INPUT AND GATE, 5 VOLT TOLERANT I/O DESCRIPTION: FEATURES: - 0.5 MICRON CMOS Technology ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model C = 200pF, R = 0 1.27mm pitch SOIC, 0.65mm pitch SSOP and 0.65mm pitch TSSOP packages
|
OCR Scan
|
IDT74LVC11A
MIL-STD-883,
200pF,
LVC11A
tPLH11
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PCI CONTROLLER PLL CLOCK DRIVER FEATURES: - 10 Clock Outputs configured in 3 groups Internal loop filter 5V tolerant inputs Output enable O E PLL lock indicator output Extended -40 to 85°C operation Low skew guaranteed between outputs Sense control input
|
OCR Scan
|
IDTCSP5940
28-pin
CSP5940
33MHz,
66MHz,
99MHz
IDT74CSP5940
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 3.3V CMOS QUADRUPLE 2-LINE TO 1-LINE DATA IDT74LVC258A ADVANCE INFORMATION SELECTOR/MULTIPLEXER WITH 3-STATE OUTPUTS, 5 VOLT TOLERANT I/O FEATURES: - DESCRIPTION: 0.5 MICRON CMOS Technology ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model C = 200pF, R = 0
|
OCR Scan
|
IDT74LVC258A
MIL-STD-883,
200pF,
635mm
LVC258A
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 3.3V CMOS 1-TO-10 CLOCK DRIVER IDT74FCT3807/A Integrated Device Technology, Inc. FEATURES: DESCRIPTION: • • • • • • • • • • • • • The FCT3807/A 3.3V clock driver is built using advanced dual metal CMOS technology. This low skew clock driver
|
OCR Scan
|
1-TO-10
IDT74FCT3807/A
350ps
FCT3807/A
IDT74FCT3807/A
IDT74FCT
S020-2)
S020-7)
S020-8)
|
PDF
|
ZY17
Abstract: No abstract text available
Text: 3.3V CMOS 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS FEATURES: - IDT74ALVC16834 DESCRIPTION: This 18-bit universal bus driver is built using advanced dual metal CMOS technology. Data flow from A to Y is con trolled by the output-enable OE . The device operates in
|
OCR Scan
|
18-BIT
IDT74ALVC16834
250ps
MIL-STD-883,
200pF,
635mm
tPLH11
IDT74ALVC16834
ZY17
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 3.3V CMOS QUADRUPLE 2-LINE TO 1-LINE DATA SELECTOR/MULTIPLEXER WITH 3-STATE OUTPUTS, 5V TOLERANT I/O FEATURES: - 0.5 MICRON CMOS Technology ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model C = 200pF, R = 0 1,27mm pitch SOIC, 0.635mm pitch QSOP,
|
OCR Scan
|
MIL-STD-883,
200pF,
635mm
IDT74LVC258A
LVC258A
2975StenderWay
|
PDF
|
Untitled
Abstract: No abstract text available
Text: h N æ FAST C M O S IDT54/74FCT807BT/CT 1 -T O -1 0 C L O C K D R IV E R ¡ r y In tegrated D ev:be Tech n ology, l i e . FEATURES: • • • • • • • • • • • • > 200V using machine model C = 200pF, R = 0 • Available in DIP, SOIC, SSOP, QSOP, Cerpackand
|
OCR Scan
|
IDT54/74FCT807BT/CT
250ps
350ps
100MHz
-32mA
STD-883,
200pF,
MIL-STD-883,
IDT54/74FCT807BT/CT
1-TO-10
|
PDF
|