Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SUBLAYER Search Results

    SUBLAYER Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    DP83223V

    Abstract: t592 PE-68515L s558-5999-46 "network interface cards" "Fast Link Pulse"
    Text: DP83846A DP83846A DsPHYTER - Single 10/100 Ethernet Transceiver Literature Number: SNLS063E DP83846A DsPHYTER — Single 10/100 Ethernet Transceiver General Description Features The DP83846A is a full feature single Physical Layer device with integrated PMD sublayers to support both


    Original
    PDF DP83846A DP83846A SNLS063E 10BASE-T 100BASE-TX DP83223V t592 PE-68515L s558-5999-46 "network interface cards" "Fast Link Pulse"

    8B10B

    Abstract: C035 CL45 P802 TLK3138
    Text: TLK3138 www.ti.com SLLS762C – FEBRUARY 2007 – REVISED DECEMBER 2009 Dual XAUI Transceiver Check for Samples: TLK3138 • • • • • • • • 1 XGMII Extender Sublayer APPLICATIONS • 10 Gigabit Ethernet Servers and Routers TLK3138 TCLK(0) TD(31.0)


    Original
    PDF TLK3138 SLLS762C 130-nm 8B10B C035 CL45 P802 TLK3138

    Untitled

    Abstract: No abstract text available
    Text: Advance Data Sheet August 1998 LU5M31 Gigabit Ethernet Media Access Controller MAC Overview The LU5M31 is a single-port 1 Gbit/s MAC that incorporates physical coding sublayer (PCS) functionality. The LU5M31 is intended to enhance 10/ 100 Mbits/s Ethernet frame switching, multiple port


    Original
    PDF LU5M31 LU5M31 8b/10b DS98-351LAN DS97-447LAN)

    circuit diagram of PAM transmitter and receiver

    Abstract: PAM-5 17-LEVEL 1000base high speed line driver GMII layout
    Text: Preliminary - Content Subject to Change L80601 Ultra Low Power 10/100/1000 Mbits/s PHY Preliminary Datasheet The L80601 is a full-featured Physical Layer PHY transceiver with integrated Physical Media Dependent (PMD) sublayers to support 10BASE-T, 100BASE-TX, and 1000BASE-T Ethernet protocols.


    Original
    PDF L80601 10BASE-T, 100BASE-TX, 1000BASE-T DB08-000187-01 circuit diagram of PAM transmitter and receiver PAM-5 17-LEVEL 1000base high speed line driver GMII layout

    100BASE-FX

    Abstract: DP83843 DP83843VJE t424
    Text: July 1998 DP83843 PHYTER General Description Features The DP83843 is a full feature Physical Layer device with integrated PMD sublayers to support both 10BASE-T and 100BASE-X Ethernet protocols. • IEEE 802.3 ENDEC with AUI/10BASE-T transceivers and filters built-in


    Original
    PDF DP83843 10BASE-T 100BASE-X AUI/10BASE-T 100BASE-TX 100BASE-FX com-180-530 DP83843VJE t424

    s40c

    Abstract: CRC-32
    Text: µ PD98409 ATM LIGHT SAR CONTROLLER NEASCOT-S40CTM Features • Conforms to the ATM-Forum recommendations • Implements PCI bus interface (5/3.3 V, 32-bit, 33 MHz): PCI Specification Revision 2.1 compliant • Implements AAL-5 SAR sublayer and ATM layer


    Original
    PDF PD98409 NEASCOT-S40CTM) 32-bit, 12-cell s40c CRC-32

    x23 umi

    Abstract: x22 umi fpga vhdl code for crc-32 umi x22 H440 CRC32 CRC-32 P802 k4107 0180C2000001
    Text: ispLever CORE TM LatticeSCM Ethernet flexiMAC MACO Core User’s Guide September 2009 ipug48_01.8 LatticeSCM Ethernet flexiMAC MACO Core User’s Guide Lattice Semiconductor Introduction The LatticeSCM Ethernet flexiMAC™ MACO™ IP core assists the FPGA designer’s efforts by providing pretested, reusable functions that can be easily plugged in, freeing designers to focus on their unique system architecture. These blocks eliminate the need to “re-invent the wheel,” by providing either an industry-standard Layer 2 flexible packet framer and parser or a Layer 1 multi-protocol functionality of the Physical Coding Sublayer PCS


    Original
    PDF ipug48 x23 umi x22 umi fpga vhdl code for crc-32 umi x22 H440 CRC32 CRC-32 P802 k4107 0180C2000001

    Untitled

    Abstract: No abstract text available
    Text: DATA SHEET MOS INTEGRATED CIRCUIT µPD98402A LOCAL ATM SONET FRAMER The µPD98402A is one of the ATM-LAN LSIs and incorporates the TC sublayer function in the SONET/SDHbased physical layer of the ATM protocol. The main functions of the µPD98402A include a transmit function for


    Original
    PDF PD98402A PD98402A

    Untitled

    Abstract: No abstract text available
    Text: NWK935 100Base-TX Ethernet Physical Coding Sublayer DS4409 - 1.3 May 1996 The NWK935 is manufactured on Zarlink Semiconductors' 0.8µm CMOS process. The device will be available in a QFP package. GND2 17 NC 18 RDAT4 19 RDAT3 20 RDAT2 21 RDAT1 22 RDAT0 23 T25 24


    Original
    PDF NWK935 100Base-TX DS4409 NWK935 48RXD1 47RXD0 37RXSTAT 36TXSTAT 33VDD0

    77V106

    Abstract: 77V107 ATM25 IDT77V107 PE-67583 TLA-6M103
    Text: IDT77V107 Single ATM PHY for 25.6 and 51.2 Mbps with Utopia Level 2 Features List ! ! ! ! ! ! ! ! ! ! ! ! Performs the PHY-Transmission Convergence TC and Physical Media Dependent (PMD) Sublayer functions of the Physical Layer Compliant to ATM Forum (af-phy-040.000) and ITU-T I.432.5


    Original
    PDF IDT77V107 af-phy-040 100-lead IDT77Ver 77V106 77V107 ATM25 IDT77V107 PE-67583 TLA-6M103

    prng

    Abstract: 77V106 IDT77V106 IDT77V106L25 PE-67583 TLA-6M103
    Text: IDT77V106L25 3.3V ATM PHY for 25.6 and 51.2 Mbps Features ! ! ! ! ! ! ! ! ! ! ! ! ! Description Performs the PHY-Transmission Convergence TC and Physical Media Dependent (PMD) Sublayer functions of the Physical Layer Compliant to ATM Forum (af-phy-040.000) and ITU-T I.432.5


    Original
    PDF IDT77V106L25 af-phy-040 64-lead prng 77V106 IDT77V106 IDT77V106L25 PE-67583 TLA-6M103

    XGXS

    Abstract: 8B10B MHz 8B10B ORT82G5
    Text: 10 Gigabit Ethernet XGXS Intellectual Property Core April 2003 Product Brief Overview The 10 Gigabit ethernet eXtender Sublayer XGXS Intellectual Property (IP) Core enables creation of system solutions for 10 Gigabit Ethernet applications as defined by IEEE 802.3ae. This IP Core targets the programmable


    Original
    PDF ORT82G5 XGXS 8B10B MHz 8B10B

    Untitled

    Abstract: No abstract text available
    Text: DP83843 DP83843 PHYTER Literature Number: SNLS021A DP83843BVJE PHYTER General Description Features O bs ol et e The DP83843BVJE is a full feature Physical Layer device — IEEE 802.3 ENDEC with AUI/10BASE-T transceivers with integrated PMD sublayers to support both 10BASE-T


    Original
    PDF DP83843 DP83843 SNLS021A DP83843BVJE AUI/10BASE-T 10BASE-T 100BASE-X 100BASE-TX

    IDT77V1264L200

    Abstract: No abstract text available
    Text: IDT77V1264L200 Quad Port PHY Physical Layer for 25.6, 51.2, and 204.8 Mbps ATM Networks and Backplane Applications Description Features List ‹ ‹ ‹ ‹ ‹ ‹ ‹ ‹ ‹ ‹ ‹ ‹ ‹ Performs the PHY-Transmission Convergence (TC) and Physical Media Dependent (PMD) Sublayer functions for


    Original
    PDF IDT77V1264L200 af-phy-040 77V1254L25 77V1264L200 IDT77V1264L200

    1000BASE-X

    Abstract: vhdl code for defer block coding in mac transmitter verilog code for mdio protocol verilog code for MII phy interface DS200 xip2150 xilinx tcp vhdl
    Text: zozo 1-Gigabit Ethernet MAC Core with PCS/PMA Sublayers 1000BASE-X or GMII v3.0 R DS200 (v1.1) April 30, 2003 Product Specification Features • LogiCORE Facts Single-speed 1-gigabit-per-second Ethernet Media Access Controller (MAC) Core Specifics •


    Original
    PDF 1000BASE-X) DS200 1000BASE-X vhdl code for defer block coding in mac transmitter verilog code for mdio protocol verilog code for MII phy interface DS200 xip2150 xilinx tcp vhdl

    loopback

    Abstract: pcie loop back PCIe 8B10B
    Text: 6. Loopback in Stratix V Devices SV52007-1.0 This chapter describes the two loopback options used on Stratix V GX and GS devices, which allow you to verify how different functional blocks work in the transceiver standard physical coding sublayer PCS . Standard PCS Loopback Configurations


    Original
    PDF SV52007-1 loopback pcie loop back PCIe 8B10B

    XAPP759

    Abstract: verilog code for fibre channel 1000BASE-X PPC405 Virtex-II Pro and Virtex-II Pro X Platform FPGAs Xuint32 CPCS BOARD POWER SUPPLY ML323 1000base-x xilinx DS264
    Text: Application Note: Virtex-II Pro Family R Configurable Physical Coding Sublayer Author: Dai Huang, Jack Lo, and Shalin Sheth XAPP759 v1.1 March 4, 2005 Summary This application note describes a Configurable Physical Coding Sublayer (CPCS) reference design that extends the functionality of the Xilinx RocketIO multi-gigabit transceiver (MGT)


    Original
    PDF XAPP759 XAPP662: com/bvdocs/appnotes/xapp662 XAPP672: com/bvdocs/appnotes/xapp672 DS083: com/bvdocs/publications/ds083 ML321 XAPP759 verilog code for fibre channel 1000BASE-X PPC405 Virtex-II Pro and Virtex-II Pro X Platform FPGAs Xuint32 CPCS BOARD POWER SUPPLY ML323 1000base-x xilinx DS264

    10Gbase-kr backplane connector

    Abstract: Virtex-7 serdes virtex-7 Auto-Negotiation 10Gbase kr
    Text: LogiCORE IP 10-Gigabit Ethernet PCS/PMA v2.3 DS739 April 24, 2012 Product Specification Introduction The LogiCORE IP 10-Gigabit Ethernet Physical Coding Sublayer/Physical Medium Attachment PCS/PMA core forms a seamless interface between the Xilinx 10-Gigabit Ethernet Media Access


    Original
    PDF 10-Gigabit DS739 10GBASE-KR 10GBASE-R 10Gbase-kr backplane connector Virtex-7 serdes virtex-7 Auto-Negotiation 10Gbase kr

    TSC 232 CPE

    Abstract: RS -12V SDS RELAY RS -24V SDS RELAY RSL -12V SDS RELAY univac DS1 frame synchronization CMI 1990 MS NAS DC standards parts cross reference coded mark inversion 1990 mtbf slc TCP 8026
    Text: Philips Semiconductors Acronyms Networking acronyms A B ATM Adaptation Layer, two sublayers concerned with segmenting large PDUs into ATM cells; type 1 = CBR, 2 = VBR. See also SAR. B Bearer channel, a DS–0 for user trafrlc. BCC Block Check Code, a CRC or similarly calculated number


    Original
    PDF

    parallel to serial conversion

    Abstract: diode 1432
    Text: Temic COMLIB MATRA MHS ATM Physical Layer ASIC Macro Library for 1.432 Description The ASIC Macro Library is consisting of specific macros which are supporting the ATM 1.432 Physical M edium Sublayer up to 622 MBit/s serial communication. This macro family, which is targeted


    OCR Scan
    PDF

    st6116

    Abstract: IC 7400 data sheet mh 7400 93C95A ATM25 TM25
    Text: 93C95A ATM 25.6 MB Transceiver Technology, ,„ c o ,p o „ » d a n d D g ta R e C O V e ry lC April 8,1996 Features • Integrated A TM25 PMD Sublayer ■ Single Chip Interface Between TC Transmission


    OCR Scan
    PDF 93C95A ATM25 MD400148/â flins33 st6116 IC 7400 data sheet mh 7400 93C95A TM25

    SES N 2402

    Abstract: st6116 IC 7400 data sheet 93C95 93C95A ATM25 TM25 108404
    Text: 93C95 ATM 25.6 MB Transceiver and Data Recovery 1C Technology, Incorporated PRELIMINARY Features • Integrated ATM 25 PMD Sublayer ■ Single Chip Interface Between TC Transmission Convergence A nd Twisted Pair Wire ■ ■ ■ ■ ■ ■ On Chip Transmit Wave Shaping A nd Filters


    OCR Scan
    PDF 93C95 28-Pin MD400148/C SES N 2402 st6116 IC 7400 data sheet 93C95 93C95A ATM25 TM25 108404

    Untitled

    Abstract: No abstract text available
    Text: Â - ' PHY TC-PMD for 25.6 and 51.2 Mbps ATM Networks fffJSX Wdt) IDT77105 In teg rated D evice Technology, Inc. DESCRIPTION FEATURES • Performs the PHY-Transmission Convergence (TC) and Physical Media Dependent (PMD) Sublayer functions for 25.6 Mpbs and 51.2 Mbps ATM Networks


    OCR Scan
    PDF IDT77105 af-phy-0040 IDT77101 64-pin 25Mb/s 2S771 002EMDD

    AF2.5 din 74

    Abstract: No abstract text available
    Text: TNETX4090 ThunderSWITCH II 9-PORT 100-/1OOO-MBIT/S ETHERNET™ SWITCH • Single-Chip 100-/1000-Mbit/s Device • • Integrated Physical Coding Sublayer PCS Logic Provides Direct Interface to Gigabit Transceivers Port Trunking/Load Sharing for High-Bandwidth Interswitch Links


    OCR Scan
    PDF TNETX4090 100-/1OOO-MBIT/S 100-/1000-Mbit/s AF2.5 din 74