Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SCAS792 Search Results

    SCAS792 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    SB866

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792 – OCTOBER 2006 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES • • • • • Member of the Texas Instruments Widebus+ Family Pinout Optimizes DDR2 DIMM PCB Layout Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792 25-BIT 14-Bit SN74SSTUB32866 SB866

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SN74SSTUB32866

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SN74SSTUB32866

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SN74SSTUB32866

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit

    Q11A

    Abstract: SB866 SN74SSTUB32866 SN74SSTUB32866ZKER SN74SSTUB32866ZWLR D8-D13 D8-D10
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit Q11A SB866 SN74SSTUB32866 SN74SSTUB32866ZKER SN74SSTUB32866ZWLR D8-D13 D8-D10

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792A – OCTOBER 2006 – REVISED AUGUST 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES • • • • • Member of the Texas Instruments Widebus+ Family Pinout Optimizes DDR2 DIMM PCB Layout


    Original
    PDF SN74SSTUB32866 SCAS792A 25-BIT 14-Bit SN74SSTUB32866

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SN74SSTUB32866

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SN74SSTUB32866

    D8-D13

    Abstract: Q11A Q13A SB866 SN74SSTUB32866 SN74SSTUB32866ZKER
    Text: SN74SSTUB32866 www.ti.com SCAS792 – OCTOBER 2006 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES • • • • • Member of the Texas Instruments Widebus+ Family Pinout Optimizes DDR2 DIMM PCB Layout Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792 25-BIT 14-Bit D8-D13 Q11A Q13A SB866 SN74SSTUB32866 SN74SSTUB32866ZKER

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SN74SSTUB32866

    SB866

    Abstract: D8-D13 Q11A SN74SSTUB32866 SN74SSTUB32866ZKER SN74SSTUB32866ZWLR
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SB866 D8-D13 Q11A SN74SSTUB32866 SN74SSTUB32866ZKER SN74SSTUB32866ZWLR

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 w w w .t i.c om SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit

    Untitled

    Abstract: No abstract text available
    Text: SN74SSTUB32866 www.ti.com SCAS792C – OCTOBER 2006 – REVISED NOVEMBER 2007 25-BIT CONFIGURABLE REGISTERED BUFFER WITH ADDRESS-PARITY TEST FEATURES 1 • Member of the Texas Instruments Widebus+ Family • Pinout Optimizes DDR2 DIMM PCB Layout • Configurable as 25-Bit 1:1 or 14-Bit 1:2


    Original
    PDF SN74SSTUB32866 SCAS792C 25-BIT 14-Bit SN74SSTUB32866

    SB865A

    Abstract: SB866A ddr2 PLL JESD82 SSTUx32864 SSTU32868 JEDEC DDR2-400 2rx8 SB866 SN74SSTUB32866
    Text: Application Report SCAA101 – March 2009 DDR2 Memory Interface Clocks and Registers – Overview Christian Schmoeller . CDC - Clock Distribution Circuits ABSTRACT This application report gives an overview of the existing JEDEC DDR2 Register and


    Original
    PDF SCAA101 SB865A SB866A ddr2 PLL JESD82 SSTUx32864 SSTU32868 JEDEC DDR2-400 2rx8 SB866 SN74SSTUB32866