Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
CDCVF25081
Abstract: CDCVF25081D CDCVF25081DR CDCVF25081DRG4 CDCVF25081PW
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
CDCVF25081
CDCVF25081D
CDCVF25081DR
CDCVF25081DRG4
CDCVF25081PW
|
CDCVF25081
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
CDCVF25081
|
CDCVF25081
Abstract: CDCVF25081D CDCVF25081DR CDCVF25081PW CDCVF25081PWG4
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
CDCVF25081
CDCVF25081D
CDCVF25081DR
CDCVF25081PW
CDCVF25081PWG4
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) D Phase-Locked Loop-Based Zero-Delay Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
CDCVF25081
Abstract: CDCVF25081D CDCVF25081DG4 CDCVF25081DR CDCVF25081DRG4
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
CDCVF25081
CDCVF25081D
CDCVF25081DG4
CDCVF25081DR
CDCVF25081DRG4
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
CDCVF25081
Abstract: CDCVF25081D CDCVF25081DG4 CDCVF25081DR CDCVF25081DRG4
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
CDCVF25081
CDCVF25081D
CDCVF25081DG4
CDCVF25081DR
CDCVF25081DRG4
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
CDCVF25081
Abstract: CDCVF25081D CDCVF25081DR CDCVF25081PW CDCVF25081PWR
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
CDCVF25081
CDCVF25081D
CDCVF25081DR
CDCVF25081PW
CDCVF25081PWR
|
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|
Untitled
Abstract: No abstract text available
Text: CDCVF25081 3.3-V PHASED-LOCK LOOP CLOCK DRIVER SCAS671A – OCTOBER 2001 – REVISED FEBRUARY 2003 D Phase-Locked Loop-Based Zero-Delay D PACKAGE SOIC PW PACKAGE (TSSOP) (TOP VIEW) Buffer D Operating Frequency: 8 MHz to 200 MHz D Low Jitter (Cycle-Cycle): ±100 ps Over the
|
Original
|
PDF
|
CDCVF25081
SCAS671A
16-Pin
|