IC Pin 7476
Abstract: XDM32
Text: PRELIMINARY MICRON MT8LD264 X 2 M EG x 64 DRAM M ODULE 1 DRAM MODULE 2 MEG x 64 16 MEGABYTE, 3.3V, FAST PAGE OR EDO PAGE MODE FEATURES PIN ASSIGNMENT (Front View) 168-Pin DIMM • JE D E C - and industry-standard pinout in a 168-pin, dual-in-line m em ory m odule (D IM M )
|
OCR Scan
|
MT8LD264
168-pin,
600mW
048-cycle
LD264
IC Pin 7476
XDM32
|
PDF
|
Untitled
Abstract: No abstract text available
Text: M IC R O N 1 MEG 8 MEGABYTE, 5V, FAST PAGE MODE FEATURES PIN ASSIGNMENT (Front View • JEDEC- and industry-standard pinout in a 168-pin, dual-in-line memory module (DIMM) • High-performance CMOS silicon-gate process • Single +5V +10% power supply • All device pins are TTL-compatible
|
OCR Scan
|
168-pin,
600mW
024-cycle
MT16D164G-XX
MT16D164
00137S5
|
PDF
|
commscope 3104
Abstract: No abstract text available
Text: Catalog 296642 Focused Product Guide Decoupled Connectors Revised 7-98 RF Connectors Continued (Continued) 50! i and 75!! BNC Bulkhead Jacks, Crimp Connector Cable Range Selection Code 50n 500 Center Termination Contact Body Type Plating Plating RG/U Cable
|
OCR Scan
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PRELIMINARY I^ IIC R O N 2 M EG DRAM Il Jl X MT9LD272 X 72 DRAM M ODULE 2 MEG x 72 r \ I 11 C 16 MEGABYTE, ECC, 3.3V, FAST PAGE OR EDO PAGE MODE IV IU U U L t FEATURES PIN ASSIGNMENT (Front View) • JEDEC-standard ECC pinout in a 168-pin, dual-in-line memory module (DIMM)
|
OCR Scan
|
MT9LD272
168-pin,
048-cycle
MT9LD272IX)
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PRELIMINARY M IC R O N 1 2 MEG DRAM MODULE X MT8D264 X 64 DRAM MODULE 2 MEG x 64 16 MEGABYTE, 5V, FAST PAGE OR EDO PAGE MODE FEATURES • JEDEC- and industry-standard pinout in a 168-pin, dual-in-line memory m odule (DIMM) • High-perform ance CMOS silicon-gate process
|
OCR Scan
|
MT8D264
168-pin,
600mW
048-cycle
168-pin
168-P
MT80264
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PRELIMINARY M IC Z R O N I _ « MT18LD472 X 4 MEG X 72 DRAM MODULE DRAM 4 MEG x 72 M o n i l i F IV IW U U L t. 32 MEGABYTE, ECC, 3.3V, FAST PAGE OR EDO PAGE MODE FEATURES PIN ASSIGNMENT (Front View) 168-Pin DIMM • JEDEC-standard ECC pinout in a 168-pin, dual-in-line
|
OCR Scan
|
MT18LD472
168-Pin
168-pin,
240mW
048-cycle
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Catalog 296642 Focused Product Guide N Connectors, 50 00m RF Revised 7-98 Connectors Continued Plugs, Crimp Semi-Rigid Cable Mil Type Dual Crimp Connector Cable Range Selection Code* RG/U Cable Center Termination Contact Body Dielectric Type Plating Plating
|
OCR Scan
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PRELIMINARY M IC R O N 1 — « 2 MEG X MT8LD264 X 64 DRAM MODULE DRAM 2 MEG x 64 M O n i l l P IV IU U U U E 16 MEGABYTE, 3.3V, FAST PAGE OR EDO PAGE MODE FEATURES PIN ASSIGNMENT (Front View) 168-Pin DIMM • JEDEC- and industry-standard pinout in a 168-pin,
|
OCR Scan
|
MT8LD264
168-Pin
168-pin,
600mW
048-cycle
|
PDF
|
DM50P
Abstract: No abstract text available
Text: PRELIMINARY I^ IC R D N 1 MEG DRAM M ODULE MT4LD T 164(X) 64 DRAM MODULE X 1 M EG x 64 8 MEGABYTE, 3.3' 8 MEGABYTE’ a3V’ FASTPAGE0R EDO PAGE MODE FEATURES • JEDEC- and industry-standard pinout in a 168-pin, dual-in-line memory module (DIMM) • High-performance CMOS silicon-gate process
|
OCR Scan
|
168-pin,
024-cycle
DM50P
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PRELIMINARY MICRON I 2 MEG -PCHNOIOGV IJiC. DRAM MODULE X MT8D264 X 64 DRAM MODULE 2 MEG x 64 16 MEGABYTE, 5V, FAST PAGE OR EDO PAGE MODE FEATURES PIN ASSIGNMENT (Front View) • JEDEC- and industry-standard pinout in a 168-pin, dual-in-line memory module (DIMM)
|
OCR Scan
|
MT8D264
168-pin,
600mW
048-cycle
168-Pin
DE-15)
0D13fl04
|
PDF
|
Untitled
Abstract: No abstract text available
Text: PRELIMINARY l^ iic n q N 2 MEG X MT9LD272 X 72 DRAM MODULE 2 MEG x 72 DRAM MODULE 16 MEGABYTE, ECC, 3.3V, FAST PAGE OR EDO PAGE MODE FEATURES PIN ASSIGNMENT (Front View) • JE D E C -stan d ard ECC pin ou t in a 168-pin, dual-in-line m em ory m od u le (DIM M )
|
OCR Scan
|
MT9LD272
168-pin,
048-cycle
|
PDF
|
Untitled
Abstract: No abstract text available
Text: M IC R O N I 2>4 MEG x 72 BUFFERED DRAM DIMMs MT9LD272 X , MT18LD472(F)(X) DRAM MODULE For the latest data sheet revisions, please refer to the Micron Web site: www.micron.com/mti/msp/html/datasheet.html FEATURES • JEDEC-standard ECC pinout in a 168-pin, dual in-line
|
OCR Scan
|
MT9LD272
MT18LD472
168-pin,
Nld-891-
03IAI
DTN01
|
PDF
|
DM-58
Abstract: INTERNAL DIAGRAM OF IC 7476 DM58
Text: PRELIMINARY MICRON M T4LD T 164(X ) 1 MEG x 64 DRAM M O D ULE 1 DRAM MODULE 1 MEG x 64 8 M EG ABYTE, 3.3V, FAST PAGE OR EDO PAGE M ODE FEATURES • JEDEC- an d in d u stry-stan d ard pinout in a 168-pin, dual-in-line m em ory m od u le (DIM M ) • H igh-perform ance C M O S silicon-gate process
|
OCR Scan
|
168-pin,
024-cycle
DM-58
INTERNAL DIAGRAM OF IC 7476
DM58
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ADVANCE MICRON 8 MEG TECHNOLOGV INC. DRAM MODULE X MT36LD872 X 72 DRAM MODULE 8 MEG x 72 64 MEGABYTE, ECC, 3.3V, FAST PAGE OR EDO PAGE MODE FEATURES PIN ASSIGNMENT (Front View) 168-Pin DIMM • JEDEC- and industry-standard ECC pinout in a 168pin, dual-in-line memory module (DIMM)
|
OCR Scan
|
MT36LD872
168-Pin
168pin,
480mW
048-cycle
|
PDF
|
|
DM-48
Abstract: WJ 73 1113M NPHT DM4-S
Text: PRELIMINARY M IC R O N 1 MT18LD472 X 4 MEG x 72 DRAM MODULE DRAM MODULE 4 MEG x 72 32 MEGABYTE, ECC, 3.3V, FAST PAGE OR EDO PAGE MODE FEATURES PIN ASSIGNMENT (Front View) • JE D E C -stan d ard ECC p in o u t in a 168-pin, du al-in -lin e m e m o ry m o d u le (DIM M )
|
OCR Scan
|
MT18LD472
168-pin,
048-cycle
DM-48
WJ 73
1113M
NPHT
DM4-S
|
PDF
|
la 7184
Abstract: No abstract text available
Text: MICRON 2, 4, 8 MEG X 72 BUFFERED DRAM DIMMs TECHNOLOGY. INC. DRAM MODULE MT9LD272 X MT18LD472(F)(X) MT36LD872(F)(X) FEATURES PIN ASSIGNMENT (Front View) • JEDEC-standard ECC pinout in a 168-pin, dual in-line memory module (DIMM) • 16MB (2 Meg x 72), 32MB (4 Meg x 72),
|
OCR Scan
|
168-pin,
048-cycle
096-cycle
MT9LD272
MT18LD472
MT36LD872
168-Pin
la 7184
|
PDF
|
cpcap motorola audio
Abstract: cpcap motorola 3.2 51 ccp protocol DSP56009 G30-88 G38-87 SPI protocol
Text: SECTION 2 ELECTRICAL SPECIFICATIONS Table 2-1 Maximum Ratings GND = 0 Vdc Rating Symbol Value Unit Supply Voltage VCC –0.3 to +7.0 V All Input Voltages Vin (GND – 0.5) to (VCC + 0.5) V Current Drain per Pin excluding VCC and GND I 10 mA Operating Temperature Range
|
Original
|
DSP56009
AA0283
AA0284
AA0285
DSP56009/D
AA0286
cpcap motorola audio
cpcap motorola 3.2 51
ccp protocol
G30-88
G38-87
SPI protocol
|
PDF
|
Untitled
Abstract: No abstract text available
Text: OBSOLETE M I I C R O N 2 ’ 4 M E G x 72 BUFFERED DRAM DIMMs MT9LD272 X , MT18LD472(F)(X) DRAM MODULE For the latest data sheet revisions, please refer to the Micron Web site: www.micron.com/mti/msp/html/datasheet.html FEATURES PIN ASSIGNMENT (Front View)
|
OCR Scan
|
MT9LD272
MT18LD472
168-pin,
11uuuuuuuuuu
031/M
|
PDF
|
tc 97101
Abstract: No abstract text available
Text: PRELIMINARY M I I C R O N 4 M E G x 72 BUFFERED DRAM DIMM DRAM MODULE MT5LDT472 X For the latest full-length data sheet, please refer to the Micron Web site: www.micron.com/mti/msp/html/ datasheet.html FEATURES PIN ASSIGNMENT (Front View) • JED EC-standard ECC pinout in a 168-pin, dual in-line
|
OCR Scan
|
MT5LDT472
168-pin,
168-Pin
tc 97101
|
PDF
|
MT5LDT472
Abstract: fpm 75 64mb edo ecc
Text: PRELIMINARY 4 MEG x 72 BUFFERED DRAM DIMM DRAM MODULE MT5LDT472 X For the latest full-length data sheet, please refer to the Micron Web site: www.micron.com/mti/msp/html/ datasheet.html FEATURES PIN ASSIGNMENT (Front View) • JEDEC-standard ECC pinout in a 168-pin, dual inline memory module (DIMM)
|
Original
|
MT5LDT472
168-pin,
168-Pin
MT5LDT472
fpm 75
64mb edo ecc
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 0U| 1X6 o |oul |o x U0J3|1/\| ‘9 6 6 1. eo ito u suoiiE o^ioeds io s p n p o jd e B u e ijo o i m 6 u e q i s e /u e s e j ‘ ou| ‘À6o|ouLjoej_ u o jo i^ A|uo ODA ssa 9SL SSL i?sl SSL SSL LSL OSL 6LL 8LL ¿LL 9LL SLL HL SLL SLL LLL OLL 60 L 80 L ¿OL
|
OCR Scan
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: 0U| 1X6o|oul|o x U0J3|1/\| ‘¿ 66 L© eo ito u I y suoiiE o^ioeds io s p n p o jd e B u e ijo o i m 6u e q i s e /u e s e j ‘ ou| ‘À6o|ouLjoej_ u o jo i^ A|uo ODA Lai 80d 9Qd TOd sad SSA uoa ozoa 6900 89 00 ODA ¿9 0 0 99 00 39oa woa SSA e9oa s9oa
|
OCR Scan
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: IS28F200BV/BLV 131,072 x 16/262,144 x 8 SmartVoltage BOOT BLOCK FLASH MEMORY ADVANCE INFORMATION NOVEMBER 1996 • SmartVoltage Technology — 5V or 12V Program/Erase — 2.7V, 3.3V o r 5V Read Operation • High-Performance Read Maximum Access Tim es — 5V: 60/80/120 ns
|
OCR Scan
|
IS28F200BV/BLV
44-pin
48-pin
IS28F200BVB-80TI
IS28F200BVT-80TI
|
PDF
|
FPM DRAM
Abstract: MT18LD472
Text: OBSOLETE 2, 4 MEG x 72 BUFFERED DRAM DIMMs DRAM MODULE MT9LD272 X , MT18LD472(F)(X) For the latest data sheet, please refer to the Micron Web site: www.micronsemi.com/datasheets/datasheet.html FEATURES PIN ASSIGNMENT (Front View) • JEDEC-standard ECC pinout in a 168-pin, dual inline memory module (DIMM)
|
Original
|
MT9LD272
MT18LD472
168-pin,
FPM DRAM
|
PDF
|