Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PR11D Search Results

    SF Impression Pixel

    PR11D Price and Stock

    TE Connectivity PR-11DY-6

    Heavy Duty Relay - DPDT - 25A - 6VDC 18Ohms 2W Coil.
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Onlinecomponents.com PR-11DY-6 5
    • 1 $198.08
    • 10 $198.08
    • 100 $198.08
    • 1000 $198.08
    • 10000 $198.08
    Buy Now
    Master Electronics PR-11DY-6 5
    • 1 $198.08
    • 10 $198.08
    • 100 $198.08
    • 1000 $198.08
    • 10000 $198.08
    Buy Now

    TE Connectivity PR-11DY0-6

    Heavy Duty Relay - DPDT - 6VDC 18Ohms 2W Coil.
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Onlinecomponents.com PR-11DY0-6 3
    • 1 $198.08
    • 10 $198.08
    • 100 $198.08
    • 1000 $198.08
    • 10000 $198.08
    Buy Now
    Master Electronics PR-11DY0-6 3
    • 1 $198.08
    • 10 $198.08
    • 100 $198.08
    • 1000 $198.08
    • 10000 $198.08
    Buy Now

    TE Connectivity PR11DY 110VDC

    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Bristol Electronics PR11DY 110VDC 1
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    PR11D Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    00XXX001

    Abstract: BA 5979 R15C3 OR3T125 OR3T20 OR3T30 OR3T55 PT10 PT11 PT12
    Text: Data Sheet November 2006 ORCA Series 3C and 3T Field-Programmable Gate Arrays Features • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ Baseline FPGA family used in Series 3+ FPSCs field programmable system chips which combine FPGA logic


    Original
    PDF OR3T20 OR3T30 1A-06. OR3T80 00XXX001 BA 5979 R15C3 OR3T125 OR3T20 OR3T30 OR3T55 PT10 PT11 PT12

    MachXO sysIO Usage Guide

    Abstract: LCMXO256C-4M100C LCMXO2280 lcmxo640c-3tn100i LCMXO640C-3FT256C LCMXO1200 LCMXO256 LCMXO2280E-4M132I LVCMOS15 LVCMOS25
    Text: MachXO Family Data Sheet Version 02.3_4W February 2007 MachXO Family Data Sheet Introduction April 2006 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    PDF TN1086) TN1087) TN1097) MachXO sysIO Usage Guide LCMXO256C-4M100C LCMXO2280 lcmxo640c-3tn100i LCMXO640C-3FT256C LCMXO1200 LCMXO256 LCMXO2280E-4M132I LVCMOS15 LVCMOS25

    OR3LP26B

    Abstract: OR3T20 ORT8850 7ba2 diode pb7d
    Text: Preliminary Data Sheet April 2001 PayloadPlus /APC UTOPIA Slave Bridge Introduction Features The PayloadPlus/ATM port controller APC universal test and operations PHY interface for ATM (UTOPIA) slave bridge, also known as the PayloadPlus APC wedge (PAW) or the Atlanta™ interface


    Original
    PDF OR3T20 DS01-212NCIP OR3LP26B ORT8850 7ba2 diode pb7d

    transistor pt36c

    Abstract: gp714 diode GP113 transistor pt42c diode gp116 GP114 GP021 PT36c gp627 GP111
    Text: OR4E FPGA Ver 2.0 1 4/1/2002 Lattice Semiconductor Corp Series 4 FPGA Evaluation Board Diagram Revision 2.0 OR4E FPGA Ver 2.0 2 4/1/2002 Lattice Semiconductor Corp JTAG Programming Connection J55 Schematic page 4 An 8-pin connection to the JTAG interface used for programming.


    Original
    PDF ADDR17 ADDR16 DATA31 DATA30 DATA29 DATA28 DATA27 DATA26 DATA25 DATA24 transistor pt36c gp714 diode GP113 transistor pt42c diode gp116 GP114 GP021 PT36c gp627 GP111

    OSC4/SM

    Abstract: MDLS-20265 OPTREX C-51505 MDLS-24265 short stop 12v p18 30a rs232 converter dmx Mosfet J49 LCM-S01602 lcm-s02402 Vishay SOT23 MARKING F5
    Text: LatticeXP2 Advanced Evaluation Board User’s Guide January 2009 Revision: EB30_01.3 LatticeXP2 Advanced Evaluation Board User’s Guide Lattice Semiconductor Introduction The LatticeXP2 Advanced Evaluation Board provides a convenient platform to evaluate, test and debug user


    Original
    PDF LatticeXP2-17 24-6R8 OSC4/SM MDLS-20265 OPTREX C-51505 MDLS-24265 short stop 12v p18 30a rs232 converter dmx Mosfet J49 LCM-S01602 lcm-s02402 Vishay SOT23 MARKING F5

    IC TTL 7495 diagram and truth table

    Abstract: BA 5979 S AM 5766 BA 5979 motorola s240 pin diagram of ic 7495 Xilinx counter transistor on 4409 PR25D inverter design using plc
    Text: Data Sheet June 1999 ORCA Series 3C and 3T Field-Programmable Gate Arrays Features • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ High-performance, cost-effective, 0.35 µm OR3C and 0.3 µm (OR3T) 4-level metal technology, (4- or 5-input look-up table delay of 1.1 ns with -7 speed grade in


    Original
    PDF DS99-087FPGA DS98-163FPGA-01) IC TTL 7495 diagram and truth table BA 5979 S AM 5766 BA 5979 motorola s240 pin diagram of ic 7495 Xilinx counter transistor on 4409 PR25D inverter design using plc

    PT35c transistor

    Abstract: pt35c transistor pt36c me 4946 PBGA PR25D transistor on 4409 307-45 4946 ah lm 458 ic
    Text: Data Addendum March 2002 ORCA OR3LxxxB Series Field-Programmable Gate Arrays Introduction This data addendum refers to the information found in the ORCA® Series 3C and 3T Field-Programmable Gate Arrays Data Sheet. • ■ Features ■ ■ ■ ■ ■ ■


    Original
    PDF 16-bit OR3L165B OR3L225B OR3L165B7PS208I-DB OR3L165B7PS240I-DB OR3L165B7BA352I-DB OR3L165B7BC432I-DB OR3L165B7BM680I-DB OR3L225B7BC432I-DB OR3L225B7BM680I-DB PT35c transistor pt35c transistor pt36c me 4946 PBGA PR25D transistor on 4409 307-45 4946 ah lm 458 ic

    transistor pt36c

    Abstract: datasheet transistor pt36C PT35c transistor pt36c microprocessor block diagram of plc pt35c transistor pt42c PT42C transistor BC 157 PLC Communication cables pin diagram
    Text: Data Sheet November, 2003 ORCA Series 4 FPGAs Introduction • Traditional I/O selections: — LVTTL 3.3V and LVCMOS (2.5 V and 1.8 V) I/Os. — Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance. — Individually programmable drive capability:


    Original
    PDF sink/12 transistor pt36c datasheet transistor pt36C PT35c transistor pt36c microprocessor block diagram of plc pt35c transistor pt42c PT42C transistor BC 157 PLC Communication cables pin diagram

    BA 5979 S

    Abstract: or3t806ba352-db 2764 EEPROM BA 5979 BL06 transistor OR3T125 OR3T20 OR3T30 OR3T55 PT10
    Text: Data Sheet November 2006 ORCA Series 3C and 3T Field-Programmable Gate Arrays Features • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ High-performance, cost-effective, 0.35 m OR3C and 0.3 μm (OR3T) 4-level metal technology, (4- or 5-input look-up table delay of 1.1 ns with -7 speed grade in


    Original
    PDF OR3C804PS208I-DB OR3C804BA352I-DB OR3T206S208I-DB OR3T306S208I-DB OR3T306S240I-DB OR3T306BA256I-DB OR3T556PS208I-DB1 OR3T556S208I-DB OR3T556PS240I-DB OR3T556BA256I-DB BA 5979 S or3t806ba352-db 2764 EEPROM BA 5979 BL06 transistor OR3T125 OR3T20 OR3T30 OR3T55 PT10

    Untitled

    Abstract: No abstract text available
    Text: MachXO Family Handbook HB1002 Version 02.0, November 2007 MachXO Family Handbook Table of Contents November 2007 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1002 TN1086 TN1090 TN1091 TN1092

    BGA 927

    Abstract: No abstract text available
    Text: MachXO Family Handbook HB1002 Version 01.9, February 2007 MachXO Family Handbook Table of Contents February 2007 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1002 TN1089 TN1092 BGA 927

    PT15D

    Abstract: OR2T40A-6PS208I R4C18
    Text: Data Sheet August 2002 ORCA Series 2 Field-Programmable Gate Arrays Features • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ High-performance, cost-effective, low-power 0.35 µm CMOS technology OR2CxxA , 0.3 µm CMOS technology (OR2TxxA), and 0.25 µm CMOS technology


    Original
    PDF 16-bit 32-bit OR2T10A OR2T15A OR2T15B OR2T26A OR2T40A OR2T40B DS99-094FPGA DS98-022FPGA) PT15D OR2T40A-6PS208I R4C18

    land pattern BGA 0,50

    Abstract: ROM16X1 Synplify block RAM diamond verilog code for 8 bit fifo register lattice MachXO2 Pinouts files marking code diode Ebr z SMD
    Text: MachXO Family Handbook HB1002 Version 02.7, October 2011 MachXO Family Handbook Table of Contents October 2011 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1002 TN1089 TN1074 land pattern BGA 0,50 ROM16X1 Synplify block RAM diamond verilog code for 8 bit fifo register lattice MachXO2 Pinouts files marking code diode Ebr z SMD

    PCLK40

    Abstract: BGA 927
    Text: MachXO Family Handbook HB1002 Version 02.0, November 2007 MachXO Family Handbook Table of Contents November 2007 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1002 TN1086 TN1090 TN1091 TN1092 PCLK40 BGA 927

    LCMXO1200C-3FTN256I

    Abstract: No abstract text available
    Text: MachXO Family Handbook HB1002 Version 01.4, June 2006 MachXO Family Handbook Table of Contents June 2006 Section I. MachXO Family Data Sheet Introduction Features . 1-1


    Original
    PDF HB1002 TN1008 TN1074 TN1086 LCMXO1200C-3FTN256I

    TN1087

    Abstract: P6V1
    Text: MachXO Family Data Sheet DS1002 Version 02.6 August 2007 MachXO Family Data Sheet Introduction August 2006 Data Sheet DS1002 • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2


    Original
    PDF DS1002 DS1002 MachXO640. 400ns) 100ns) TN1087 P6V1

    BA 5979

    Abstract: br06 lm 398- SAMPLE AND HOLD OR3T125 OR3T20 OR3T30 OR3T55 PT10 diagram for 3 bits binary multiplier circuit ic 7490 truth table
    Text: Data Sheet March 2002 ORCA Series 3C and 3T Field-Programmable Gate Arrays Features • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ High-performance, cost-effective, 0.35 µm OR3C and 0.3 µm (OR3T) 4-level metal technology, (4- or 5-input look-up table delay of 1.1 ns with -7 speed grade in


    Original
    PDF

    LCMXO1200C-3TN100C

    Abstract: LCMXO640 LVCMOS15 LCMXO1200 LCMXO2280 LCMXO256 LVCMOS25 LVCMOS33 pb7a marking
    Text: MachXO Family Data Sheet Version 02.3_4W February 2007 MachXO Family Data Sheet Introduction April 2006 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL


    Original
    PDF TN1086) TN1087) TN1097) LCMXO1200C-3TN100C LCMXO640 LVCMOS15 LCMXO1200 LCMXO2280 LCMXO256 LVCMOS25 LVCMOS33 pb7a marking

    BA 5979 S

    Abstract: how many pins in IC 4538 BA 5979 24 micro farad capacitor datasheet 3T80 transistor on 4409 AM 5766 ba 5412 PR25D or3t806ba352-db
    Text: Data Sheet December 2002 ORCA Series 3C and 3T Field-Programmable Gate Arrays Features • ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ High-performance, cost-effective, 0.35 µm OR3C and 0.3 µm (OR3T) 4-level metal technology, (4- or 5-input look-up table delay of 1.1 ns with -7 speed grade in


    Original
    PDF OR3T806BA352I-DB OR3T806BC432I-DB OR3T1256PS208I-DB OR3T1256PS240I-DB OR3T1256BA352I-DB OR3T1256BC432I-DB OR3T1256BC600I-DB BA 5979 S how many pins in IC 4538 BA 5979 24 micro farad capacitor datasheet 3T80 transistor on 4409 AM 5766 ba 5412 PR25D or3t806ba352-db

    Untitled

    Abstract: No abstract text available
    Text: AT&T Data Sheet October 1995 Microelectronics Optimized Reconfigurable Cell Array ORCA 2C Series Field-Programmable Gate Arrays Features Description • High-performance, cost-effective 0.5 |im technology (four-input look-up table delay less than 3.6 ns)


    OCR Scan
    PDF ATT2C04, ATT2C06, ATT2C08, ATT2C10, ATT2C12, ATT2C15, ATT2C26, ATT2C40. DS95-183FPGA DS95-031

    lucent 497aa

    Abstract: PT12B PT18C PT15D la 4508 ic schematic diagram pt8c PR12D pr19a ATT2C26 sj 2206 b
    Text: Lucent Technologies Bell Labs Innovations Optimized Reconfigurable Cell Array ORCA ATT2Cxx Series Field-Programmable Gate Arrays Features Description • High-performance, cost-effective 0.5 urn technology (four-input look-up table delay less than 3.6 ns)


    OCR Scan
    PDF 144-Pin 160-Pin 256-P 364-P 428-P ATT2C04 ATT2C06 ATT2C08 ATT2C10 ATT2C12 lucent 497aa PT12B PT18C PT15D la 4508 ic schematic diagram pt8c PR12D pr19a ATT2C26 sj 2206 b

    tic 2250

    Abstract: 2c14r ap13 eam
    Text: Preliminary Data Sheet May 1998 m icroelectronics group Lucent Technologies Bell Labs Innovations ORCA 0R3Cxx 5 V and 0R3Txxx (3.3 V) Series Field-Programmable Gate Arrays Features • High-performance, cost-effective, 0.35 4-level metal technology, with a migration plan to 0.25


    OCR Scan
    PDF 16-bit two58) DS98-163FPGA DS97-282FPGA) tic 2250 2c14r ap13 eam

    circuit diagram of MOD 100 counter using ic 7490

    Abstract: RSC14 plcf circuit diagram of MOD 8 counter using ic 7490 R14C11
    Text: Data Sheet June 1999 m i c r o e l e c t r o n i c s group Lucent Technologies Bell Labs Innovations ORCA Series 3C and 3T Field-Programmable Gate Arrays Features • High-performance, cost-effective, 0.35 pm OR3C and 0.3 pm (OR3T) 4-level metal technology, (4- or 5-input


    OCR Scan
    PDF DS99-087FPGA DS98-163FPGA-01) circuit diagram of MOD 100 counter using ic 7490 RSC14 plcf circuit diagram of MOD 8 counter using ic 7490 R14C11

    Untitled

    Abstract: No abstract text available
    Text: Advance Data Sheet November 1999 , microelectronics group Lucent Technologies Bell Labs Innovations ORCA OR3LP26B Field-Programmable System Chip FPSC Embedded Master/Target PCI Interface Introduction Lucent Technologies Microelectronics Group has developed a solution for designers who need the


    OCR Scan
    PDF OR3LP26B OR3LP26B, 32-/64-bit OR3L125B 352-Pin 680-Pin BA352 BM680 OR3LP26B 32-/64-bit,