Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    PLBV46 SLAVE Search Results

    PLBV46 SLAVE Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    54L72J Rochester Electronics LLC 54L72 - AND-OR Gated JK Master-Slave FFpst Visit Rochester Electronics LLC Buy
    54H78FM Rochester Electronics LLC 54H78 - Jbar-Kbar Flip-Flop, 2-Func, Master-slave Triggered, TTL, CDFP14 Visit Rochester Electronics LLC Buy
    54H71DM Rochester Electronics LLC 54H71 - J-K Flip-Flop, 1-Func, Master-slave Triggered, TTL, CDIP14 Visit Rochester Electronics LLC Buy
    MC1214L Rochester Electronics LLC MC1214 - R-S Flip-Flop, 2-Func, Master-slave Triggered, ECL, CDIP14 Visit Rochester Electronics LLC Buy
    SN54H78W Rochester Electronics LLC 54H78 - J-K Flip-Flop, 2-Func, Master-slave Triggered, TTL, CDFP14 Visit Rochester Electronics LLC Buy

    PLBV46 SLAVE Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    XC6SL

    Abstract: XC7K410T axi master PLBv46 slave DS711
    Text: n LogiCORE IP PLBV46 to AXI Bridge v2.01.a DS711 July 25, 2012 Product Specification Introduction LogiCORE IP Facts Table The Processor Local Bus (PLB v4.6) to Advanced Microcontroller Bus Architecture (AMBA ) Advanced eXtensible Interface (AXI) Bridge translates PLBV46


    Original
    PDF PLBV46 DS711 ZynqTM-7000 PLBV46, XC6SL XC7K410T axi master PLBv46 slave

    XILINX ipic

    Abstract: PLBv46 MPLB north bridge PCI32 V102-A IPIF asynchronous
    Text: PLBV46 PCI Full Bridge v1.00a DS616 Aug 24, 2007 Product Specification Introduction LogiCORE Facts The PLBV46 PCI Full Bridge design provides full bridge functionality between the Xilinx PLB and a 32-bit Revision 2.2 compliant Peripheral Component Interconnect (PCI) bus. The bridge is referred to as the


    Original
    PDF PLBV46 DS616 32-bit 128-bit PCI32 XILINX ipic MPLB north bridge V102-A IPIF asynchronous

    PXP-100a

    Abstract: XAPP859 catalyst tester project report on traffic light controller ML555 tcl script ModelSim ISE abstract for UART simulation using VHDL VHDL code for traffic light controller XAPP1000 pcie card standard
    Text: Application Note: Embedded Processing R XAPP1000 v1.0.1 May 6, 2008 Abstract Reference System: PLBv46 Endpoint Bridge for PCI Express in a ML555 PCI/PCI Express Development Platform Author: Lester Sanders This reference system demonstrates the functionality of the PLBv46 Endpoint Bridge for PCI


    Original
    PDF XAPP1000 PLBv46 ML555 PLBv46 XC5VLX50T PPC405 PXP-100a XAPP859 catalyst tester project report on traffic light controller tcl script ModelSim ISE abstract for UART simulation using VHDL VHDL code for traffic light controller XAPP1000 pcie card standard

    vhdl code for vending machine

    Abstract: 0x8020FFF XPS IIC ALi M1535D PDC202 manual ALi M1535D XAPP765 XC4VFX60 Virtex4 uart datasheet Virtex4 XC4VFX60
    Text: Application Note: Embedded Processing Reference System: PLBv46 PCI Using the ML410 Embedded Development Platform R Author: Lester Sanders XAPP1001 v1.0 February 8, 2008 Summary This application note describes how to build a reference system for the Processor Local Bus


    Original
    PDF PLBv46 ML410 XAPP1001 PPC405) vhdl code for vending machine 0x8020FFF XPS IIC ALi M1535D PDC202 manual ALi M1535D XAPP765 XC4VFX60 Virtex4 uart datasheet Virtex4 XC4VFX60

    XPS IIC

    Abstract: AT49BV040 X1057 manual SPARTAN-3 XC3S400 AT49BV040A ML410 XAPP1057 XC3S1000 XC3S1500 XC3S400
    Text: Application Note: Embedded Processing R Reference System: PLBv46 PCI Using the RaggedStone1 Evaluation Board Author: Lester Sanders XAPP1057 v1.0 April 3, 2008 Summary This application note describes how to build a reference system for the Processor Local Bus


    Original
    PDF PLBv46 XAPP1057 XPS IIC AT49BV040 X1057 manual SPARTAN-3 XC3S400 AT49BV040A ML410 XAPP1057 XC3S1000 XC3S1500 XC3S400

    abstract for UART simulation using VHDL

    Abstract: VIRTEX-5 DDR2 controller BFM 4a XPS Central DMA XILINX PCIE pcie microblaze XAPP1110 GT11 ML505 PPC405
    Text: Application Note: Embedded Processing R XAPP1110 v1.0 April 13, 2009 Abstract BFM Simulation of an EDK System Which Uses the PLBv46 Endpoint Bridge for PCI Express Author: Lester Sanders, Mark Sasten This application note demonstrates how to run a simulation of an EDK system containing the


    Original
    PDF XAPP1110 PLBv46 abstract for UART simulation using VHDL VIRTEX-5 DDR2 controller BFM 4a XPS Central DMA XILINX PCIE pcie microblaze XAPP1110 GT11 ML505 PPC405

    g17g2

    Abstract: state machine axi 3 protocol state machine diagram for axi bridge state machine axi DS712 G17G-2 AMBA AXI specifications 17256 XILINX
    Text: LogiCORE IP AXI PLBv46 Bridge v2.02.a DS712 July 25, 2012 Product Specification Introduction LogiCORE IP Facts Table The Advanced Microcontroller Bus Architecture (AMBA ) Advanced eXtensible Interface (AXI4) to Processor Local Bus (PLB v4.6) Bridge translates AXI


    Original
    PDF PLBv46 DS712 32/64-bit ZynqTM-7000 g17g2 state machine axi 3 protocol state machine diagram for axi bridge state machine axi G17G-2 AMBA AXI specifications 17256 XILINX

    Virtex 5 LX50T

    Abstract: PLBv46 ML555 IPIF XPS IIC Virtex-5 LX50T ML410 XAPP1001 XAPP999 XC4VFX60
    Text: Application Note: Embedded Processing Reference System: PLBv46 PCI Using the ML555 Embedded Development Platform R Author: Lester Sanders XAPP999 v1.0 February 8, 2008 Summary This application note describes how to build a reference system for the Processor Local Bus


    Original
    PDF PLBv46 ML555 XAPP999 Virtex 5 LX50T IPIF XPS IIC Virtex-5 LX50T ML410 XAPP1001 XAPP999 XC4VFX60

    manual SPARTAN-3 XC3S400

    Abstract: XPS IIC SPARTAN-3 XC3S400 pin XC3S400 uart XILINX SPARTAN XC3S1500 PLBv46 SPARTAN-3 XC3S400 XC3S1500 SPARTAN-3 BOARD XC3S1500 ML410
    Text: Application Note: Embedded Processing Reference System: PLBv46 PCI Using the Avnet Spartan-3 FPGA Evaluation Board R Author: Lester Sanders XAPP1038 v1.0 February 8, 2008 Summary This application note describes how to build a reference system for the Processor Local Bus


    Original
    PDF PLBv46 XAPP1038 manual SPARTAN-3 XC3S400 XPS IIC SPARTAN-3 XC3S400 pin XC3S400 uart XILINX SPARTAN XC3S1500 SPARTAN-3 XC3S400 XC3S1500 SPARTAN-3 BOARD XC3S1500 ML410

    XPS Central DMA

    Abstract: PLB DDR2 with PLB Central DMA MPLB LocalLink ML507 XAPP1121 PLBV46 PPC440 PPC440MC UART16550
    Text: Application Note: Embedded Processing R XAPP1121 v1.0 October 9, 2008 Abstract Reference System: Optimizing Performance in PowerPC 440 Processor Systems Author: James Lucero This reference system demonstrates improving system performance in the PowerPC 440


    Original
    PDF XAPP1121 XPS Central DMA PLB DDR2 with PLB Central DMA MPLB LocalLink ML507 XAPP1121 PLBV46 PPC440 PPC440MC UART16550

    XAPP1041

    Abstract: 88E1111 PHY registers map Marvell PHY 88E1111 Datasheet Marvell PHY 88E1111 Xilinx Marvell PHY 88E1111 Xilinx spartan Marvell PHY 88E1111 alaska Marvell PHY 88E1111 alaska register map marvell 88e111 alaska reference design powerpc 405 embedded powerpc 440
    Text: Application Note: Embedded Processing R XAPP1041 v2.0 September 24, 2008 Abstract Reference System: XPS LL Tri-Mode Ethernet MAC Embedded Systems for MicroBlaze and PowerPC Processors Author: Ed Hallett This application note describes three reference systems and outlines how to use the XPS Local


    Original
    PDF XAPP1041 ML507 XAPP1041 88E1111 PHY registers map Marvell PHY 88E1111 Datasheet Marvell PHY 88E1111 Xilinx Marvell PHY 88E1111 Xilinx spartan Marvell PHY 88E1111 alaska Marvell PHY 88E1111 alaska register map marvell 88e111 alaska reference design powerpc 405 embedded powerpc 440

    XC6SLX16-2CSG324

    Abstract: asynchronous fifo vhdl 0xE000000F DS571 uart 19200 ise one stop bit XC6SLX16-2 uart vhdl fpga XILINX FIFO UART baud rate generator vhdl xc3s250e-4-ft256
    Text: XPS UART Lite v1.01a DS571 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The XPS Universal Asynchronous Receiver Transmitter (UART) Lite Interface connects to the PLB (Processor Local Bus) and provides the controller interface for


    Original
    PDF DS571 PLBV46. XC6SLX16-2CSG324 asynchronous fifo vhdl 0xE000000F uart 19200 ise one stop bit XC6SLX16-2 uart vhdl fpga XILINX FIFO UART baud rate generator vhdl xc3s250e-4-ft256

    Virtex-4QV

    Abstract: microblaze interface of jtag to UART in VHDL Virtex4 uart uart vhdl code fpga uart vhdl fpga virtex 6 spartan6 datasheet vhdl spartan 3a vhdl code for uart communication Spartan-6 FPGA
    Text: MicroBlaze Debug Module MDM (v1.00f) DS641 June 24, 2009 Product Specification Introduction LogiCORE Facts This document provides the design specification for the MicroBlaze™ Debug Module (MDM) which enables JTAG-based debugging of one or more MicroBlaze processors.


    Original
    PDF DS641 Virtex-4QV microblaze interface of jtag to UART in VHDL Virtex4 uart uart vhdl code fpga uart vhdl fpga virtex 6 spartan6 datasheet vhdl spartan 3a vhdl code for uart communication Spartan-6 FPGA

    XC6SLX16-CSG324

    Abstract: XC6SLX16CSG324 uart 16550 16550 uart S3ADSP3400 16550 uart national uart fpga xc3s1600e-fg484-4 PLBV46 16450 UART
    Text: XPS 16550 UART v3.00a DS577 September 16, 2009 Product Specification Introduction LogiCORE Facts This document provides the specification for the XPS 16550 UART (Universal Asynchronous Receiver/Transmitter) Intellectual Property (IP). Core Specifics The XPS 16550 UART described in this document has


    Original
    PDF DS577 PC16550D XC6SLX16-CSG324 XC6SLX16CSG324 uart 16550 16550 uart S3ADSP3400 16550 uart national uart fpga xc3s1600e-fg484-4 PLBV46 16450 UART

    XC3S700AN

    Abstract: UG333 Spartan-3an UG332 UG334 SPARTAN 3an Spartan 3AN Kit UG332 Spartan-3an 0x86c00000 UG-333
    Text: Application Note: Embedded Processing Reference System: Accessing Spartan-3AN In-System Flash using XPS SPI R Author: Sundararajan Ananthakrishnan, Brian Hill, Joshua Lu XAPP1034 v1.2 April 13, 2009 Abstract The application note demonstrates how to access the In-System Flash in the Spartan -3AN


    Original
    PDF XAPP1034 XC3S700AN UG333 Spartan-3an UG332 UG334 SPARTAN 3an Spartan 3AN Kit UG332 Spartan-3an 0x86c00000 UG-333

    XC6SLX45T-3FGG484C

    Abstract: XC6SLX45T-3FGG484 sp605 XAPP492 xilinx mig user interface design SPARTAN-6 GTP XC6SLX45T-3F SFP MCB RAMB16BWERs xilinx DDR3 controller user interface
    Text: Application Note: Spartan-6 Family Extending the Spartan-6 FPGA Connectivity TRD PCIe-DMA-DDR3-GbE to Support the Aurora 8B/10B Serial Protocol XAPP492 (v1.0) June 23, 2010 Summary Authors: Vasu Devunuri and Sunita Jain Targeted Reference Designs (TRDs) provide Xilinx designers with turn-key platforms to create


    Original
    PDF 8B/10B XAPP492 XC6SLX45T-3FGG484C XC6SLX45T-3FGG484 sp605 XAPP492 xilinx mig user interface design SPARTAN-6 GTP XC6SLX45T-3F SFP MCB RAMB16BWERs xilinx DDR3 controller user interface

    XC6SLX45TFGG484

    Abstract: xc3s1600efg320 XC6SLX45t-fgg484 DS80 PLBV46 PPC440 XC6VLX75T-FF784 XC6SL XC6SL* MEMORY
    Text: XPS Ethernet Lite Media Access Controller DS580 June 24, 2009 Product Specification 0 0 Introduction LogiCORE Facts The Ethernet Lite MAC Media Access Controller is designed to incorporate the applicable features described in the IEEE Std. 802.3 Media Independent


    Original
    PDF DS580 XC6SLX45TFGG484 xc3s1600efg320 XC6SLX45t-fgg484 DS80 PLBV46 PPC440 XC6VLX75T-FF784 XC6SL XC6SL* MEMORY

    XAPP1055

    Abstract: UART16550 flexray PROTOCOL microblaze XA3S1600E X300 bus guardian configuration registers of flexray c automotive ecu UART-16 3S1600E
    Text: Application Note: Reference System - XPS FlexRay Controller Reference System: FlexRay Using the XA Automotive ECU Development Kit R XAPP1055 v1.0 April 25, 2008 Abstract This application note describes a reference system that tests the operation of the Xilinx


    Original
    PDF XAPP1055 XA3S1600E XAPP1055 UART16550 flexray PROTOCOL microblaze X300 bus guardian configuration registers of flexray c automotive ecu UART-16 3S1600E

    Untitled

    Abstract: No abstract text available
    Text: LogiCORE IP XPS Universal Serial Bus 2.0 Device v7.01a DS639 October 16, 2012 Product Specification Introduction LogiCORE IP Facts Table The Xilinx Universal Serial Bus 2.0 High Speed Device with Processor Local Bus (PLB) v4.6 enables Universal Serial Bus (USB) connectivity to a user design with a


    Original
    PDF DS639 PLBv46 32-bit

    XPS IIC

    Abstract: XC6SLX16-CSG324 microblaze block architecture XC3SD1800A-FG676 XC6VLX75T DS516 PLBV46 PPC440 XC6VLX75T-FF784 V4FX60-10
    Text: XPS IIC Bus Interface v2.01a DS606 December 2, 2009 Product Specification Introduction LogiCORE IP Facts This product specification defines the architecture, hardware (signal) interface, software (register) interface and parameterization options for the XPS IIC module.


    Original
    PDF DS606 XPS IIC XC6SLX16-CSG324 microblaze block architecture XC3SD1800A-FG676 XC6VLX75T DS516 PLBV46 PPC440 XC6VLX75T-FF784 V4FX60-10

    XC5VLX50-FF676

    Abstract: XC4VFX12-FF668-10 xc5vlx50-ff676-1 XC6VLX130TFF1156 XC3S700A VIRTEX-5 DDR2 controller DS570 AT45DB161D M25P16 PLBV46
    Text: XPS Serial Peripheral Interface SPI (v2.01b) DS570 September 16, 2009 Product Specification 0 0 Introduction LogiCORE Facts The XPS Serial Peripheral Interface (SPI) connects to the PLB V4.6 (Processor Local Bus with Xilinx simplifications) and provides a serial interface to SPI


    Original
    PDF DS570 M68HC11 XC5VLX50-FF676 XC4VFX12-FF668-10 xc5vlx50-ff676-1 XC6VLX130TFF1156 XC3S700A VIRTEX-5 DDR2 controller AT45DB161D M25P16 PLBV46

    CHING EMC 182

    Abstract: XC4FX100 ML505 System ACE CompactFlash Solution in ML402 microblaze ethernet ML506 IR ML405 ML501 ml501 de xilinx compactflash ML506 JTAG
    Text: Embedded System Tools Reference Guide EDK 11.3.1 UG111 September 16, 2009 . R Copyright 2002 – 2009 Xilinx, Inc. All Rights Reserved. XILINX, the Xilinx logo, the Brand Window and other designated brands included herein are trademarks of Xilinx, Inc.


    Original
    PDF UG111 UG111, CHING EMC 182 XC4FX100 ML505 System ACE CompactFlash Solution in ML402 microblaze ethernet ML506 IR ML405 ML501 ml501 de xilinx compactflash ML506 JTAG

    D-Sub 44-pin male Connector

    Abstract: XA3S1600E 44PIN male connector Xilinx jtag cable Schematic Xilinx usb cable Schematic D-SUB-44 automotive ecu UART16550 X300 XAPP1056
    Text: Application Note: Reference System XPS CAN Controller Reference System: CAN Using the XA Automotive ECU Development Kit R XAPP1056 v1.0 April 25, 2008 Abstract This application note describes a reference system to test the operation of Xilinx Platform Studio (XPS) Controller Area Network (CAN) cores that are connected to each other using


    Original
    PDF XAPP1056 XA3S1600E D-Sub 44-pin male Connector 44PIN male connector Xilinx jtag cable Schematic Xilinx usb cable Schematic D-SUB-44 automotive ecu UART16550 X300 XAPP1056

    XC6SLX16-2

    Abstract: XC6SLX16-2CSG324 ML507 xc6vlx130t1ff DS639 xps usb2 PLBV46 XC6SLX162CSG324 XPS Central DMA MUAB
    Text: XPS Universal Serial Bus 2.0 Device v2.00a DS639 December 2, 2009 Product Specification Introduction LogiCORE IP Facts The Xilinx Universal Serial Bus 2.0 High Speed Device with Processor Local Bus (PLBv4.6w) enables USB connectivity to the user’s design with a minimal amount of


    Original
    PDF DS639 XC6SLX16-2 XC6SLX16-2CSG324 ML507 xc6vlx130t1ff xps usb2 PLBV46 XC6SLX162CSG324 XPS Central DMA MUAB