MachXO sysIO Usage Guide
Abstract: LCMXO256C-4M100C LCMXO2280 lcmxo640c-3tn100i LCMXO640C-3FT256C LCMXO1200 LCMXO256 LCMXO2280E-4M132I LVCMOS15 LVCMOS25
Text: MachXO Family Data Sheet Version 02.3_4W February 2007 MachXO Family Data Sheet Introduction April 2006 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL
|
Original
|
TN1086)
TN1087)
TN1097)
MachXO sysIO Usage Guide
LCMXO256C-4M100C
LCMXO2280
lcmxo640c-3tn100i
LCMXO640C-3FT256C
LCMXO1200
LCMXO256
LCMXO2280E-4M132I
LVCMOS15
LVCMOS25
|
PDF
|
lfxp2-40e
Abstract: LVCMOS25 LD48 LFXP2-17E-5FTN256C HB1004 ispLEVER project Navigator route place LFXP2-5E-5QN IPUG35 LFXP2-8E
Text: LatticeXP2 Family Handbook HB1004 Version 02.9, May 2011 LatticeXP2 Family Handbook Table of Contents May 2011 Section I. LatticeXP2 Family Data Sheet Introduction Features . 1-1
|
Original
|
HB1004
TN1144
TN1220.
TN1143
lfxp2-40e
LVCMOS25
LD48
LFXP2-17E-5FTN256C
ispLEVER project Navigator route place
LFXP2-5E-5QN
IPUG35
LFXP2-8E
|
PDF
|
LCMXO2-1200HC-4TG100C
Abstract: LCMXO2-256HC-4TG100I LCMXO2-1200 tn1200 lcmxo2 LCMXO2-1200HC-4TG100 LCMXO2-2000 LCMXO2-7000 MachXO2-1200 LCMXO2-4000HC
Text: MachXO2 Family Handbook HB1010 Version 01.0, November 2010 MachXO2 Family Handbook Table of Contents November 2010 Section I. MachXO2 Family Data Sheet Introduction Features . 1-1
|
Original
|
HB1010
LCMXO2-1200HC-4TG100C
LCMXO2-256HC-4TG100I
LCMXO2-1200
tn1200
lcmxo2
LCMXO2-1200HC-4TG100
LCMXO2-2000
LCMXO2-7000
MachXO2-1200
LCMXO2-4000HC
|
PDF
|
LVCMOS25
Abstract: LVCMOS15 LVCMOS33 LVCMOS18 ECP2M date sheet of ninth class
Text: LatticeECP2/M sysIO Usage Guide June 2010 Technical Note TN1102 Introduction The LatticeECP2 and LatticeECP2M™ sysIO™ buffers give the designer the ability to easily interface with other devices using advanced system I/O standards. This technical note describes the sysIO standards available and
|
Original
|
TN1102
LVCMOS25
LVCMOS15
LVCMOS33
LVCMOS18
ECP2M
date sheet of ninth class
|
PDF
|
TN1178
Abstract: DDR3 DIMM footprint LVCMOS15 LVCMOS25 LVCMOS33 SSTL15D k2xsc
Text: LatticeECP3 High-Speed I/O Interface June 2010 Technical Note TN1180 Introduction LatticeECP3 devices support high-speed I/O interfaces, including Double Data Rate DDR and Single Data Rate (SDR) interfaces, using the logic built into the Programmable I/O (PIO). SDR applications capture data on one
|
Original
|
TN1180
TN1178
DDR3 DIMM footprint
LVCMOS15
LVCMOS25
LVCMOS33
SSTL15D
k2xsc
|
PDF
|
LC4064ZE
Abstract: BSDL Files infineon LFXP6C-3FN256I "x-ray machine" K4H560838E LC4064 LC4256ZE LFXP10C-3F256I LFxP3C-3TN144C PCI x1 express PCB dimensions artwork
Text: LatticeXP Family Handbook HB1001 Version 03.4, September 2010 LatticeXP Family Handbook Table of Contents September 2010 Section I. LatticeXP Family Data Sheet Introduction Features . 1-1
|
Original
|
HB1001
TN1050
TN1049
TN1082
TN1074
LC4064ZE
BSDL Files infineon
LFXP6C-3FN256I
"x-ray machine"
K4H560838E
LC4064
LC4256ZE
LFXP10C-3F256I
LFxP3C-3TN144C
PCI x1 express PCB dimensions artwork
|
PDF
|
qfg48 dimensions
Abstract: XC2C64A-7CPG56I XC2C64A-7QFG48I XC2C64A-7VQG100C XC2C64A-7VQG44C LVCMOS33 XAPP427 XC2C64A DS092 LVCMOS25
Text: R DS311 v1.3 November 8, 2004 XC2C64A CoolRunner-II CPLD Advance Product Specification Features Description • The CoolRunner-II 64-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and
|
Original
|
DS311
XC2C64A
64-macrocell
VQ100
qfg48 dimensions
XC2C64A-7CPG56I
XC2C64A-7QFG48I
XC2C64A-7VQG100C
XC2C64A-7VQG44C
LVCMOS33
XAPP427
DS092
LVCMOS25
|
PDF
|
syscon
Abstract: LFEC1E-3T100C ips works 6CW3
Text: LatticeECP/EC Family Data Sheet Version 01.3 LatticeECP/EC Family Data Sheet Introduction November 2004 Preliminary Data Sheet Features − − − − − − • Extensive Density and Package Options • 1.5K to 41K LUT4s • 65 to 576 I/Os • Density migration supported
|
Original
|
36x36
18x18
DDR400
200MHz)
TN1052)
TN1057)
TN1053)
syscon
LFEC1E-3T100C
ips works
6CW3
|
PDF
|
TQG144
Abstract: AEC-Q100 DS555 LVCMOS15 LVCMOS25 LVCMOS33 XA2C256 XAPP427
Text: XA2C256 CoolRunner-II Automotive CPLD R DS555 v1.1 May 5, 2007 Product Specification Features - • AEC-Q100 device qualification and full PPAP support available in both I-grade and extended temperature Q-grade WARNING: Programming temperature range of TA = 0° C to +70° C.
|
Original
|
XA2C256
DS555
AEC-Q100
100-pin
XAPP375:
XAPP376:
XAPP378:
XAPP382:
XAPP389:
XAPP399:
TQG144
DS555
LVCMOS15
LVCMOS25
LVCMOS33
XAPP427
|
PDF
|
DS092
Abstract: LVCMOS15 LVCMOS25 LVCMOS33 XAPP427 XC2C64 XC2C64A VQ1001 5VQ10 G1142
Text: R DS092 v2.1 March 7, 2005 XC2C64 CoolRunner-II CPLD Note: This product is no longer recommended for new designs. It has been superseded by the XC2C64A, a device with I/O Banking and Pb-free package options. • • • Refer to the CoolRunner -II family data sheet for architecture description.
|
Original
|
DS092
XC2C64
XC2C64A,
44-pin
VQ100
XC2C64A
DS092
LVCMOS15
LVCMOS25
LVCMOS33
XAPP427
VQ1001
5VQ10
G1142
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeXP Family Data Sheet Version 04.4, April 2006 LatticeXP Family Data Sheet Introduction December 2005 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL
|
Original
|
HSTL15
TN1050)
TN1052)
TN1082)
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeECP3 Family Data Sheet DS1021 Version 02.1EA, February 2012 LatticeECP3 Family Data Sheet Introduction February 2012 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support
|
Original
|
DS1021
DS1021
8b10b,
10-bit
other3-17EA,
328-ball
LatticeECP3-17EA,
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeXP Family Data Sheet Version 03.0, September 2005 LatticeXP Family Data Sheet Introduction July 2005 Advance Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2
|
Original
|
HSTL15
TN1050)
TN1052)
TN1082)
|
PDF
|
pt45
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
110mW
VCC12.
LFSC25
900-Ball
pt45
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: R DS095 v2.6 January 30, 2005 XC2C384 CoolRunner-II CPLD Preliminary Product Specification Features Description • The CoolRunner-II 384-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment
|
Original
|
DS095
XC2C384
384-macrocell
multi256
TQ144
FG324
324-ball
XC2C384-10TQ144I.
|
PDF
|
Untitled
Abstract: No abstract text available
Text: R DS091 v2.0 April 25, 2003 XC2C32 CoolRunner-II CPLD Preliminary Product Specification Features Description • The CoolRunner-II 32-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and
|
Original
|
DS091
XC2C32
32-macrocell
|
PDF
|
Untitled
Abstract: No abstract text available
Text: R DS096 v2.1 November 25, 2003 XC2C512 CoolRunner-II CPLD Advance Product Specification Features Description • Optimized for 1.8V systems - As fast as 6.0 ns pin-to-pin delays - As low as 14 µA quiescent current Industry’s best 0.18 micron CMOS CPLD
|
Original
|
DS096
XC2C512
512-macrocell
FG324
FG3234
|
PDF
|
COOLRUNNER-II examples
Abstract: XC2C384-10TQG144C XC2C384-7FGG324C XC2C384-7FT256C M21324 XC2C384-10FGG324I LVCMOS25 LVCMOS33 XAPP399 XAPP427
Text: R DS095 v2.5 October 1, 2004 XC2C384 CoolRunner-II CPLD Preliminary Product Specification Features Description • The CoolRunner-II 384-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment
|
Original
|
DS095
XC2C384
384-macrocell
FT256
TQ144
FG324
324-ball
XC2C384-10TQ144I.
COOLRUNNER-II examples
XC2C384-10TQG144C
XC2C384-7FGG324C
XC2C384-7FT256C
M21324
XC2C384-10FGG324I
LVCMOS25
LVCMOS33
XAPP399
XAPP427
|
PDF
|
LFE3-17EA
Abstract: LFE3-35EA-6FN484C DS1021 ECP3-35 ECP3-95 16x4-Bit convolution encoders LFE335EA6FN484C LFE3-35EA-8FN484C LFE3-95EA-6FN484C
Text: LatticeECP3 Family Data Sheet DS1021 Version 01.9EA, July 2011 LatticeECP3 Family Data Sheet Introduction December 2010 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support
|
Original
|
DS1021
DS1021
8b10b,
10-bit
LatticeECP3-17EA
256-ball
LatticeECP-35EA
256ball
LFE3-17EA
LFE3-35EA-6FN484C
ECP3-35
ECP3-95
16x4-Bit
convolution encoders
LFE335EA6FN484C
LFE3-35EA-8FN484C
LFE3-95EA-6FN484C
|
PDF
|
LVCMOS25
Abstract: LVCMOS18 LVCMOS33 SSTL-33 HSTL15 LVDS25E isplever VHDL SSTL18D LVCMOS15 SSTL33
Text: TN1102_01.6J Apr. 2008 LatticeECP2/M sysIO使用ガイド はじめに LatticeECP2 とLatticeECP2M™ のsysIOバッファは先進のシステムI/O規格を用いて容易に他のデバイス とインターフェイスする機能を設計者に与えます。このテクニカルノートは利用できるsysIO規格について
|
Original
|
TN1102
DQS1618PIO1
TN1105
SDSBLVDSLVPECLSSTLHSTL9-19-2LatticeECP2/M
LVCMOS33
LVCMOS25
LVCMOS18
LVCMOS15
PR29C;
PR48B;
LVCMOS25
LVCMOS18
LVCMOS33
SSTL-33
HSTL15
LVDS25E
isplever VHDL
SSTL18D
LVCMOS15
SSTL33
|
PDF
|
DS1009J
Abstract: 16J3 TN1137 dsp-219 TN1141 LVCMOS25
Text: Aug. 2012 LatticeXP2 データシート LatticeXP2 ファミリ・データシート DS1009J Version 01.8b, August 2012 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders.
|
Original
|
DS1009J
7k10k
TN1139,
TN1144
TN1220
csBGA144
16J3
TN1137
dsp-219
TN1141
LVCMOS25
|
PDF
|
417 847
Abstract: No abstract text available
Text: DS1006J_ver3.9 Jan. 2012 あ LatticeECP2/M ファミリ・データシート DS1006J Version 03.9, Jan. 2012 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders.
|
Original
|
DS1006J
ECP2-70EBRECP2M100I/O
2-14LVCMOS33DDS25E
ECP2M50/70/100GPLL/SPLL
417 847
|
PDF
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
PDF
|
Untitled
Abstract: No abstract text available
Text: MachXO Family Handbook HB1002 Version 02.0, November 2007 MachXO Family Handbook Table of Contents November 2007 Section I. MachXO Family Data Sheet Introduction Features . 1-1
|
Original
|
HB1002
TN1086
TN1090
TN1091
TN1092
|
PDF
|