Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    LPDDR3 JEDEC Search Results

    LPDDR3 JEDEC Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    TMP139AIYAHR Texas Instruments JEDEC DDR5 temperature sensor with 0.5 °C accuracy 6-DSBGA -40 to 125 Visit Texas Instruments Buy
    TPS51116PWPRG4 Texas Instruments Complete DDR, DDR2, DDR3, DDR3L, LPDDR3 and DDR4 power solution synchronous buck controller, 3A LDO 20-HTSSOP -40 to 85 Visit Texas Instruments Buy
    TPS51116PWPR Texas Instruments Complete DDR, DDR2, DDR3, DDR3L, LPDDR3 and DDR4 power solution synchronous buck controller, 3A LDO 20-HTSSOP -40 to 85 Visit Texas Instruments Buy
    TPS51116PWPG4 Texas Instruments Complete DDR, DDR2, DDR3, DDR3L, LPDDR3 and DDR4 power solution synchronous buck controller, 3A LDO 20-HTSSOP -40 to 85 Visit Texas Instruments Buy
    TPS51116PWP Texas Instruments Complete DDR, DDR2, DDR3, DDR3L, LPDDR3 and DDR4 power solution synchronous buck controller, 3A LDO 20-HTSSOP -40 to 85 Visit Texas Instruments Buy

    LPDDR3 JEDEC Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    Untitled

    Abstract: No abstract text available
    Text: Agilent U7231B DDR3 and LPDDR3 Compliance Test Application for Infiniium Series Oscilloscopes Datasheet Test, debug and characterize your DDR3 and LPDDR3 designs quickly and easily The Agilent Technologies U7231B DDR3 and LPDDR3 compliance test application provides a fast and easy


    Original
    PDF U7231B U7231B JESD79-3E JESD79-3-1 5990-9885EN

    G2986

    Abstract: No abstract text available
    Text: G2986 Global Mixed-mode Technology LPDDR2/LPDDR3 Termination Regulator Features „ „ „ „ „ „ „ „ „ „ „ „ „ General Description Support 1.2V LPDDR2/LPDDR3 and DDR IIIL 0.675VTT Requirements Input Voltage Range: 3V to 5.5V VLDOIN Voltage Range: 1.2V to 3.6V


    Original
    PDF G2986 675VTT) TDFN2X2-10 G2986 G2986K21U G2986K21D TDFN2X2-10 2X2-10

    LPDDR3 layout

    Abstract: No abstract text available
    Text: TI Information — Selective Disclosure TPS51116 www.ti.com SLUS609I – MAY 2004 – REVISED JANUARY 2014 Complete DDR, DDR2, DDR3, and LPDDR3 Memory Power Solution Synchronous Buck Controller, 3-A LDO, Buffered Reference Check for Samples: TPS51116 FEATURES


    Original
    PDF TPS51116 SLUS609I TPS51116 DDR2/SSTL-18, DDR3/SSTL-15, 400-kHz, LPDDR3 layout

    Untitled

    Abstract: No abstract text available
    Text: TI Information — Selective Disclosure TPS51116 www.ti.com SLUS609I – MAY 2004 – REVISED JANUARY 2014 Complete DDR, DDR2, DDR3, and LPDDR3 Memory Power Solution Synchronous Buck Controller, 3-A LDO, Buffered Reference Check for Samples: TPS51116 FEATURES


    Original
    PDF TPS51116 SLUS609I TPS51116 DDR2/SSTL-18, DDR3/SSTL-15, 400-kHz,

    Untitled

    Abstract: No abstract text available
    Text: TPS51116-EP www.ti.com SLUSB52A – OCTOBER 2012 – REVISED NOVEMBER 2012 COMPLETE DDR, DDR2, DDR3, AND LPDDR3 MEMORY POWER SOLUTION SYNCHRONOUS BUCK CONTROLLER, 1-A LDO, BUFFERED REFERENCE Check for Samples: TPS51116-EP FEATURES 1 • 2 • Synchronous Buck Controller VDDQ


    Original
    PDF TPS51116-EP SLUSB52A 100-ns

    lpddr3

    Abstract: TPS51716RUK FDMS CSD17309
    Text: 16 17 S5 TP TPS51716 www.ti.com SLUSB94 – OCTOBER 2012 Complete DDR2, DDR3, DDR3L, and LPDDR3 Memory Power Solution Synchronous Buck Controller, 2-A LDO, with Buffered Reference Check for Samples: TPS51716 FEATURES DESCRIPTION • The TPS51716 provides a complete power supply for


    Original
    PDF TPS51716 SLUSB94 Hz/670 lpddr3 TPS51716RUK FDMS CSD17309

    Untitled

    Abstract: No abstract text available
    Text: NCP51200, NCV51200 3 Amp VTT Termination Regulator DDR1, DDR2, DDR3, LPDDR3, DDR4 The NCP51200 is a source/sink Double Data Rate DDR termination regulator specifically designed for low input voltage and low−noise systems where space is a key consideration.


    Original
    PDF NCP51200, NCV51200 NCP51200 DFN10 NCP51200/D

    Untitled

    Abstract: No abstract text available
    Text: TPS51116-EP www.ti.com SLUSB52A – OCTOBER 2012 – REVISED NOVEMBER 2012 COMPLETE DDR, DDR2, DDR3, AND LPDDR3 MEMORY POWER SOLUTION SYNCHRONOUS BUCK CONTROLLER, 1-A LDO, BUFFERED REFERENCE Check for Samples: TPS51116-EP FEATURES 1 • 2 • Synchronous Buck Controller VDDQ


    Original
    PDF TPS51116-EP SLUSB52A 100-ns

    lpddr3

    Abstract: LPDDR3 layout LPDDR3 jedec str 5 q 0765 POWER SUPPLY CIRCUIT RC VOLTAGE CLAMP snubber circuit lpddr3 controller
    Text: TPS51116-EP www.ti.com SLUSB52A – OCTOBER 2012 – REVISED NOVEMBER 2012 COMPLETE DDR, DDR2, DDR3, AND LPDDR3 MEMORY POWER SOLUTION SYNCHRONOUS BUCK CONTROLLER, 1-A LDO, BUFFERED REFERENCE Check for Samples: TPS51116-EP FEATURES 1 • 2 • Synchronous Buck Controller VDDQ


    Original
    PDF TPS51116-EP SLUSB52A 100-ns lpddr3 LPDDR3 layout LPDDR3 jedec str 5 q 0765 POWER SUPPLY CIRCUIT RC VOLTAGE CLAMP snubber circuit lpddr3 controller

    Untitled

    Abstract: No abstract text available
    Text: 16 17 S5 TP TPS51716 www.ti.com SLUSB94 – OCTOBER 2012 Complete DDR2, DDR3, DDR3L, and LPDDR3 Memory Power Solution Synchronous Buck Controller, 2-A LDO, with Buffered Reference Check for Samples: TPS51716 FEATURES DESCRIPTION • The TPS51716 provides a complete power supply for


    Original
    PDF TPS51716 SLUSB94 TPS51716

    JESD209-2E

    Abstract: MSO UPGRADE PACKAGE
    Text: Memory Interface Electrical Verification and Debug DDRA Datasheet Address/Command Bus Capture: The MSO5000 or MSO70000 Series Mixed Signal Oscilloscope can be used to precisely qualify timing of ADD/DMD bus cycles Programmable Interface: Allows development of remote client support


    Original
    PDF MSO5000 MSO70000 DSO/MSO5000, DPO7000 DPO/DSA/MSO70000 5W-22329-8 JESD209-2E MSO UPGRADE PACKAGE

    Micron Technology

    Abstract: No abstract text available
    Text: Micron DRAM Products Overview August 2013 John Quigley – Micron FAE 2012 Micron Technology, Inc. All rights reserved. Products are warranted only to meet Micron’s production data sheet specifications. Information, products, and/or specifications are subject to change without notice. All information is provided on an “AS IS” basis without warranties of any kind. Dates are estimates only. Drawings are not to scale. Micron and


    Original
    PDF 20Note/DRAM/TN4102 TN-41-04: TN-41-13: TN-46-02: TN-46-06: TN-46-11: TN-46-14: TN-47-19: TN-47-20: Micron Technology

    i5-4302Y

    Abstract: No abstract text available
    Text: Mobile 4th Generation Intel Core Processor Family, Mobile Intel® Pentium® Processor Family, and Mobile Intel® Celeron® Processor Family Datasheet – Volume 1 of 2 Supporting 4th Generation Intel® Core™ processor based on Mobile U-Processor and Y-Processor Lines


    Original
    PDF XTAL24 i5-4302Y

    PIFE20161B-R47MS-39

    Abstract: No abstract text available
    Text: FAN53525 3.0A, 2.4MHz, Digitally Programmable TinyBuck Regulator Features Description • •    Fixed-Frequency Operation: 2.4 MHz The FAN53525 is a step-down switching voltage regulator that delivers a digitally programmable output from an input


    Original
    PDF FAN53525 FAN53525 com/dwg/UC/UC015AB PIFE20161B-R47MS-39

    Untitled

    Abstract: No abstract text available
    Text: ECP5 Family Data Sheet Advance DS1044 Version 01.0, March 2014 ECP5 Family Data Sheet Introduction March 2014 Advance Data Sheet DS1044 Features  Higher Logic Density for Increased System Integration  Pre-Engineered Source Synchronous I/O • •


    Original
    PDF DS1044 DS1044 B00Mbps 8b10b, 10-bit

    Untitled

    Abstract: No abstract text available
    Text: ECP5 Family Data Sheet Advance DS1044 Version 1.1, June 2014 ECP5 Family Data Sheet Introduction March 2014 Advance Data Sheet DS1044 Features  Higher Logic Density for Increased System Integration  Pre-Engineered Source Synchronous I/O • • •


    Original
    PDF DS1044 DS1044 B00Mbps 8b10b, 10-bit

    Untitled

    Abstract: No abstract text available
    Text: ECP5 Family Data Sheet Preliminary DS1044 Version 1.2, August 2014 ECP5 Family Data Sheet Introduction August 2014 Preliminary Data Sheet DS1044 Features  Higher Logic Density for Increased System Integration  Pre-Engineered Source Synchronous I/O


    Original
    PDF DS1044 DS1044 8b10b, 10-bit

    QSFP28 I2C

    Abstract: No abstract text available
    Text: Arria 10 Device Overview 2013.09.04 AIB-01023 Subscribe Feedback Altera’s Arria FPGAs and SoCs deliver optimal performance and power efficiency in the midrange. By using TSMC's 20-nm process technology on a high-performance architecture, Arria 10 FPGAs and SoCs


    Original
    PDF AIB-01023 20-nm QSFP28 I2C

    lpddr3

    Abstract: qfn jb PCME0630T LPDDR3 jedec
    Text: TPS51363 www.ti.com SLUSBB5 – FEBRUARY 2013 22-V Input, 8-A or 10-A Converter With Integrated FET FEATURES DESCRIPTION • • • The TPS51363 is a high-voltage input, synchronous converter with integrated FET, based on D-CAP2 control topology, which enables fast transient


    Original
    PDF TPS51363 28-Pin, lpddr3 qfn jb PCME0630T LPDDR3 jedec

    lpddr3

    Abstract: LPDDR3 layout
    Text: TPS51363 www.ti.com SLUSBB5 – FEBRUARY 2013 22-V Input, 8-A or 10-A Converter With Integrated FET Check for Samples: TPS51363 FEATURES DESCRIPTION • • • The TPS51363 is a high-voltage input, synchronous converter with integrated FET, based on D-CAP2


    Original
    PDF TPS51363 28-Pin, lpddr3 LPDDR3 layout

    lpddr3

    Abstract: No abstract text available
    Text: TPS51363 www.ti.com SLUSBB5 – FEBRUARY 2013 22-V Input, 8-A or 10-A Converter With Integrated FET FEATURES DESCRIPTION • • • The TPS51363 is a high-voltage input, synchronous converter with integrated FET, based on D-CAP2 control topology, which enables fast transient


    Original
    PDF TPS51363 28-Pin, lpddr3

    Untitled

    Abstract: No abstract text available
    Text: TPS51367 www.ti.com SLUSBB7 – MARCH 2013 22-V Input, 12-A Integrated FET Converter With Ultra-Low Quiescent ULQ Check for Samples: TPS51367 FEATURES APPLICATIONS • • • • • • • 1 2 • • • • • • • • • Input Voltage Range: 3 V to 22 V


    Original
    PDF TPS51367

    Untitled

    Abstract: No abstract text available
    Text: TPS51363 www.ti.com SLUSBB5 – FEBRUARY 2013 22-V Input, 8-A or 10-A Converter With Integrated FET FEATURES DESCRIPTION • • • The TPS51363 is a high-voltage input, synchronous converter with integrated FET, based on D-CAP2 control topology, which enables fast transient


    Original
    PDF TPS51363 TPS51363

    Untitled

    Abstract: No abstract text available
    Text: TPS51363 www.ti.com SLUSBB5A – FEBRUARY 2013 – REVISED JUNE 2013 22-V Input, 8-A or 10-A Converter With Integrated FET Check for Samples: TPS51363 FEATURES DESCRIPTION • • • The TPS51363 is a high-voltage input, synchronous converter with integrated FET, based on D-CAP2


    Original
    PDF TPS51363 28-Pin,