Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    JESD204A ALTERA Search Results

    JESD204A ALTERA Result Highlights (1)

    Part ECAD Model Manufacturer Description Download Buy
    EP1800ILC-70 Rochester Electronics LLC Replacement for Altera part number EP1800ILC-70. Buy from authorized manufacturer Rochester Electronics. Visit Rochester Electronics LLC Buy

    JESD204A ALTERA Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    jesd204a altera

    Abstract: ad1413 AD1413D Stratix II GX FPGA Development Board Reference JESD204A Arria II GX FPGA Development Board
    Text: Using the JESD204A Reference Design with NXP ADC1413D DS-01024 January 2011 Altera has two JESD204A reference design modules available—a JESD204A compatible analog-to-digital converter ADC -Decoder which is used to interface to JESD204A ADCs, and a JESD204A compatible digital-to-analog converter


    Original
    PDF JESD204A ADC1413D DS-01024 16-bit ADC1413D125 jesd204a altera ad1413 AD1413D Stratix II GX FPGA Development Board Reference Arria II GX FPGA Development Board

    Untitled

    Abstract: No abstract text available
    Text: JEDEC JESD204A data converter interface Technical analysis Rev. 2.1 — 14 October 2011 White paper Document information Info Content Keywords JEDEC JESD204A, High-speed data converters Abstract This report describes the technical details of JEDEC JESD204A interface


    Original
    PDF JESD204A JESD204A,

    JESD204

    Abstract: GSM transmitter receiver spartan hdmi JESD204A 4bit serializer abstract
    Text: R_10002 Technical analysis of the JEDEC JESD204A data converter interface Rev. 01 — 12 April 2010 Document information Info Content Keywords JEDEC JESD204A, High-speed data converters Abstract Report R_10002 NXP Semiconductors Technical analysis of the JEDEC JESD204A data converter interface


    Original
    PDF JESD204A JESD204A, 10gal JESD204 GSM transmitter receiver spartan hdmi 4bit serializer abstract

    JES204

    Abstract: JES204A altera board
    Text: Using the JESD204A Reference Design with Analog Devices AD9644 DS-01022-1.0 Data Sheet The Altera JESD204A reference design has a JESD204A compatible analog-to-digital controller ADC . This data sheet describes how to use the reference design to demonstrate high-speed interoperability between an Altera Arria® II GX FPGA


    Original
    PDF JESD204A AD9644 DS-01022-1 AD9644 2010a JES204 JES204A altera board

    JESD204

    Abstract: JESD204A jesd204a altera K287 K284
    Text: R_10002 JEDEC JESD204A 数据转换器接口技术分析 修订版本 01 — 2010 年 4 月 12 日 文档信息 信息 内容 关键字 JEDEC JESD204A,高速数据转换器 摘要 报告 R_10002 恩智浦半导体 JEDEC JESD204A 数据转换器接口技术分析


    Original
    PDF JESD204A JC-16 JESD204 JESD204A jesd204a altera K287 K284

    JESD204

    Abstract: JESD204A k2838 K287 DC-10B DAC1408D650
    Text: R_10002 JEDEC JESD204A データ コンバータ インターフェースの技術 解説 Rev.01 — 2010 年 4 月 12 日 文書情報 情報 内容 キーワード JEDEC JESD204A , 高速データ コンバータ 概要 レポート R_10002 NXP JEDEC JESD204A データ コンバータ インターフェースの技術分析


    Original
    PDF JESD204A JESD204A 8b/10b JESD204 k2838 K287 DC-10B DAC1408D650

    Untitled

    Abstract: No abstract text available
    Text: UM10435 DAC1x08WO demonstration board Rev. 01.00 — 30 septembre 2010 User manual Document information Info Content Keywords JESD204A, PCB2134, DAC, LabView, FPGA, Altera, Xilinx, Lattice Abstract This document describes the use of DAC1408D650WO/DB, DAC1208D650WO/DB, DAC1008D650WO/DB, DAC1408D750WO/DB,


    Original
    PDF UM10435 DAC1x08WO JESD204A, PCB2134, DAC1408D650WO/DB, DAC1208D650WO/DB, DAC1008D650WO/DB, DAC1408D750WO/DB, DAC1208D750WO/DB DAC1008D750WO/DB

    Untitled

    Abstract: No abstract text available
    Text: ADS61JB46 www.ti.com SBAS611B – SEPTEMBER 2013 – REVISED OCTOBER 2013 14-Bit, Input-Buffered, 160-MSPS, Analog-to-Digital Converter with JESD204A Output Interface Check for Samples: ADS61JB46 FEATURES APPLICATIONS • • • 1 2 • • • • • •


    Original
    PDF ADS61JB46 SBAS611B 14-Bit, 160-MSPS, JESD204A 185-MHz

    how dsp is used in radar

    Abstract: JESD204 JESD204A Application of dsp in radar nxp proximity antenna design JESD204B beam steering DAC1408D radar front end Altera Stratix V
    Text: JESD204A for wireless base station and radar systems November 2010 Maury Wood- NXP Semiconductors Deepak Boppana, Ian Land - Altera Corporation 0.0 Introduction - New trends for wireless base station and radar systems Digital Signal Processing DSP technology continues to transform radar systems and


    Original
    PDF JESD204A how dsp is used in radar JESD204 Application of dsp in radar nxp proximity antenna design JESD204B beam steering DAC1408D radar front end Altera Stratix V

    Untitled

    Abstract: No abstract text available
    Text: NXP high-speed ADC/ DAC selection guide Best-in-class ADCs & DACs Available with three different data interfaces including JESD204A/JESD204B , our high-speed ADC/DAC solutions deliver best-in-class performance, size, and functional integration. High-speed single- and dual-channel ADCs


    Original
    PDF JESD204A/JESD204B) JESD204A, JESD204B voltag628D1G25

    Untitled

    Abstract: No abstract text available
    Text: ADS61JB23 www.ti.com SLOS755 – DECEMBER 2012 12-Bit Input-Buffered 80 MSPS ADC with JESD204A Output Interface Check for Samples: ADS61JB23 FEATURES APPLICATIONS • • • 1 • • • • • • • • • Output Interface: – Single-Lane and Dual-Lane Interfaces


    Original
    PDF ADS61JB23 SLOS755 12-Bit JESD204A

    Untitled

    Abstract: No abstract text available
    Text: ADS61JB46 www.ti.com SBAS611B – SEPTEMBER 2013 – REVISED OCTOBER 2013 14-Bit, Input-Buffered, 160-MSPS, Analog-to-Digital Converter with JESD204A Output Interface Check for Samples: ADS61JB46 FEATURES APPLICATIONS • • • 1 2 • • • • • •


    Original
    PDF ADS61JB46 SBAS611B 14-Bit, 160-MSPS, JESD204A 185-MHz

    Untitled

    Abstract: No abstract text available
    Text: ADS61JB23 www.ti.com SLOS755 – DECEMBER 2012 12-Bit Input-Buffered 80 MSPS ADC with JESD204A Output Interface Check for Samples: ADS61JB23 FEATURES APPLICATIONS • • • 1 • • • • • • • • • Output Interface: – Single-Lane and Dual-Lane Interfaces


    Original
    PDF ADS61JB23 SLOS755 12-Bit JESD204A

    HVQFN56

    Abstract: ADC1613D125 Analysis on the ADC jesd204a altera JESD204A ADC1113D ADC1113D125 ADC1413D125
    Text: NXP dual 11, 12, 14, 16 bits ADC ADC1113D series ADC1213D series ADC1413D series ADC1613D series Dual-channel ADCs with JESD204A-compliant outputs for wireless and industrial NXP advanced dual channel ADC integrates a two-lane CGV serial interface, JEDEC JESD204Acompliant, optimized for high-speed applications.


    Original
    PDF ADC1113D ADC1213D ADC1413D ADC1613D JESD204A-compliant JESD204Acompliant, 16-bit JESD204A-compliant HVQFN56 16-bit) ADC1613D125 Analysis on the ADC jesd204a altera JESD204A ADC1113D125 ADC1413D125

    convertisseur dc dc

    Abstract: DAC1408D 16888 LTE baseband convertisseur DAC1408D750 JESD204A nxp 32 bit Dual-channel Transceiver mimo frequency synthesizer for LTE Applications
    Text: NXP dual-channel 10, 12, 14 bits, up to 750 Msps D/A converter DAC1408D series JESD204A-compliant D/A conversion for wideband communication & instrumentation Optimized for high-speed applications, such as 2.5/3/4G wireless, video broadcast, and instrumentation, this advanced DAC has selectable interpolating filters and a four-lane CGV


    Original
    PDF DAC1408D JESD204A-compliant JESD204A. JESD204A HVQFN64 14-bit) convertisseur dc dc 16888 LTE baseband convertisseur DAC1408D750 nxp 32 bit Dual-channel Transceiver mimo frequency synthesizer for LTE Applications

    adc1443d160

    Abstract: HLQFN56
    Text: ADC1443D series Dual channel 14-bit ADC; 125, 160 or 200 Msps; JESD204B serial outputs Rev. 03 — 19 July 2012 Objective data sheet 1. General description The ADC1443D is a dual channel 14-bit Analog-to-Digital Converter ADC with JESD204B interface (backward compatible JESD204A) optimized for high dynamic


    Original
    PDF ADC1443D 14-bit JESD204B JESD204A) adc1443d160 HLQFN56

    Untitled

    Abstract: No abstract text available
    Text: R_10008 Power consumption benefits of JESD204 serial interface Rev. 1 — 23 December 2010 Report Document information Info Content Keywords JESD204, LVDS DDR, CML, Power consumption Abstract Communication Infrastructure systems are requesting more and more


    Original
    PDF JESD204 JESD204, JESD204A

    Untitled

    Abstract: No abstract text available
    Text: Fast track your design with NXP’s high-speed converters nxp converters 6.7_939775016925.indd 1 18/06/10 16:29 A tradition of innovation With billions of high-performance RF, analog, power and digital processing ICs shipping annually, NXP is a worldwide leader in mixed-signal and standard product solutions. And


    Original
    PDF

    JESD204B

    Abstract: No abstract text available
    Text: JEDEC JESD204B An early look at the third-generation high speed serial interface for data converters Rev. 1 — 19 August 2011 White paper Document information Info Content Author s Maury Wood – NXP Semiconductors, JEDEC JESD204B task group Chairman, Caen, France; Luc Giovacchini – NXP Semiconductors, Caen,


    Original
    PDF JESD204B JESD204B JESD204

    Untitled

    Abstract: No abstract text available
    Text: Merits of JESD204B for medical imaging systems Rev. 1 — 27 October 2011 White paper Document information Info Content Author s Maury Wood – General Manager, High-Speed Converters, NXP Semiconductors; Jarek Lucek – Marketing Manager, High-Speed Converters, NXP Semiconductors


    Original
    PDF JESD204B aaa-001195 JESD204B

    Untitled

    Abstract: No abstract text available
    Text: Best-in-Class ADCs & DACs Best-in-Class ADCs & DACs – IDT High-Speed ADC/DAC Selection Guide Integrated DeviceTechnology | | POWER MANAGEMENT ANALOG & RF INTERFACE & CONNECTIVITY | CLOCKS & TIMING | MEMORY & LOGIC | TOUCH & USER INTERFACE | DATA CONVERTER


    Original
    PDF DAC1001D125 DAC1001D125-DB DAC1001D125 DAC1003D160 DAC1003D160-DB DAC1003D160 DAC1005D650-DB DAC1005D650 DAC1005D750-DB DAC1005D750

    4x4 mimo

    Abstract: RF Transceiver mimo DPD reference design 2x2 MIMO "crest reduction factor" 4x4 multipliers CPRI CPRI CDR CPRI Multi Rate JESD204A
    Text: Reduce Cost, Power, and Size Designing Remote Radio Head Applications with Transceiver FPGAs To drive down cost, power consumption, and form factor of your remote radio head RRH and RF card applications, build your designs with custom logic devices with transceivers. Altera’s broad portfolio of transceiver FPGAs and ASICs,


    Original
    PDF SS-01050-2 4x4 mimo RF Transceiver mimo DPD reference design 2x2 MIMO "crest reduction factor" 4x4 multipliers CPRI CPRI CDR CPRI Multi Rate JESD204A

    12NC

    Abstract: ADC1005S060 ADC1410S ADC1415S080 ddr pcb layout schematic usb to spi adapter ADC1112D125 ADC1113D125 ADC1212D ADC1413D125
    Text: Demoboards for high-speed converters AK1005-160.indd 1 10-05-19 09:22 AK1005-160.indd 2 10-05-19 09:22 Naming convention for demoboards `` `` `` Root`name`follows`the`ADC/DAC`naming`convention Demoboard`name`ends`with`/DB


    Original
    PDF AK1005-160 ADC1413D125 ADC1413D125W1/DB 12NC ADC1005S060 ADC1410S ADC1415S080 ddr pcb layout schematic usb to spi adapter ADC1112D125 ADC1113D125 ADC1212D ADC1413D125

    Untitled

    Abstract: No abstract text available
    Text: NXP’s CGVxpress JESD204B-compliant interface technology Enhanced ease-of-use with CGVxpress NXP’s CGVxpress implementation of the JEDEC JESD204B digital interface provides higher bandwidth, deterministic latency, and harmonic clocking for wireless infrastructure, ISM, and


    Original
    PDF JESD204B-compliant JESD204B DAC1628D1G25