ddr phy
Abstract: DDR PHY ASIC LSI Rapidchip CW000722 CW761041 g12 DDR lsi CW761030
Text: RapidReady DDR-1 SDRAM Physical Layer Core CW761041 & CW000722 OVERVIEW FEATURES LSI Logic’s DDR-I physical layer core (PHY core) provides an integrationfriendly physical layer interface between the memory controller logic of the ASIC and the data and address busses of DDR-I SDRAM memory (see Figure1).
|
Original
|
CW761041
CW000722)
CW761041
18-micron
CW000722
C20057
ddr phy
DDR PHY ASIC
LSI Rapidchip
g12 DDR lsi
CW761030
|
PDF
|
MPC83xx, linux
Abstract: MPC8568E MPC8568 QUICC Engine
Text: MPC8568E Processor Board Block Diagram SODIMM DDR 72-bit 256 MB @ 533 MHz Data Rate From IO Board COP 16-pin LEDs I2C DIP-Switch Config Clock RJ-45 2x eTSEC Quad 10/100/1000 Ethernet PHY RJ-45 RJ-45 RJ-45 RJ-45 2x RS232 RJ-45 RJ-45 I2C2 Bus DUART 18V 10V DDR Core
|
Original
|
MPC8568E
72-bit
16-pin
RJ-45
RS232
MPC83xx, linux
MPC8568
QUICC Engine
|
PDF
|
max1987
Abstract: US015 LM393 MDC ICH4 CPAR-A13 LM339 1u235 13LVDS 0603 104P CE34
Text: A B C D E FILE LIST 1 CARMEL LED BOARD THERMAL CLOCK GEN 05 34 BANIAS FAN Block Diagram 32 03 31 POWER IMVP4 04 35 POWER ON/OFF CKTS 41 33 PSB 2 26 13 LVDS LCD MCHM MONTARA -GM RGB 14 IO BOARD CRT 06 3 DC-DC JACK LAN PHY USB PORT MIC OP AC97 08 12 DDR DDR
|
Original
|
SI3456DV
2N7002
104P/X7R
100K/?
max1987
US015
LM393 MDC
ICH4
CPAR-A13
LM339
1u235
13LVDS
0603 104P
CE34
|
PDF
|
BC539
Abstract: SCD1U10V bc540 BC541 BCB25 BCB47 bc647 ICS952023 bc639 b35 ICS952023FT
Text: CLK GEN Toucan2+ DesKtop-CPU Northwood 2.2~3.2GHz ICS:ICS952023FT DDRBUF:ICS93732 3,4 5,6 Project code: PCB P/N : REVISION : VRAM*2 FSB 800/533/400MHz K4D263238M-QC40 CRT 17 2.5V 200MHz/266/333MHz DDR * 2 11,12,13 CD-ROM AGP 4X SiS963 24 W/RTC PHY 20,21,22,23
|
Original
|
ICS952023FT
ICS93732
K4D263238M-QC40
800/533/400MHz
200MHz/266/333MHz
47Y01
SiS648FX
66MHz
16bits/533MBs
ATA100
BC539
SCD1U10V
bc540
BC541
BCB25
BCB47
bc647
ICS952023
bc639 b35
|
PDF
|
RTL8188ETV
Abstract: rtl8188 RK1000-S a03407 Rk3188 SY6288 IT66121FN LAN1102 SY6288C IT6612
Text: 5 4 3 2 DDR3 *2 512M*16Bit NAND FLASH 1 DDR3 *2 512M*16Bit D D MIC LCDC0 AV OUT CVBS+R+L iNAND NANDFLASH DDR Interface SDIO0 LED GPIO RK1000-S I2C4 I2C3 Ethernet PHY LCD1 RMII SDIO1 RJ-45 LAN8720 I2S C C USB OTG2.0 RK3188 I2C2 HDMI USB OTG IT66121FN USB HUB
|
Original
|
16Bit
RK1000-S
RJ-45
LAN8720
RK3188
IT66121FN
24MHz
768KHz
BLM18PG181SN1
RTL8188ETV
rtl8188
RK1000-S
a03407
Rk3188
SY6288
IT66121FN
LAN1102
SY6288C
IT6612
|
PDF
|
ALTMEMPHY
Abstract: ddr phy Altera Stratix V
Text: Technical Brief External Memory Interface Options for Stratix II Devices Introduction This document is intended to help users select the appropriate external memory interface solution for Altera Stratix® II, Stratix II GX, and HardCopy® II devices when implementing a DDR or DDR2 SDRAM interface.
|
Original
|
|
PDF
|
ALTMEMPHY
Abstract: ddr phy DDR PHY ASIC DDR3 jedec h1l1
Text: External Memory PHY Interface ALTMEMPHY (nonAFI) Megafunction User Guide 101 Innovation Drive San Jose, CA 95134 www.altera.com UG-01014-7.3 Software Version: Document Version: Document Date: 9.1 SP1 7.3 January 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words
|
Original
|
UG-01014-7
ALTMEMPHY
ddr phy
DDR PHY ASIC
DDR3 jedec
h1l1
|
PDF
|
DDR PHY ASIC
Abstract: SiI 3012 satalink sata phy pioneer pll
Text: SiI 3012 SATALink 2-Port PHY The SiI 3012 is a dual-channel Serial ATA SATA PHY featuring Silicon Image's SATALiteTM interface. The SiI 3012 is compliant with the Gen 1 (1st generation) Serial ATA specification, with each port capable of independently transmitting and receiving data at the full 1.5 Gbps rate.
|
Original
|
SiI3012CT80
PB-0034
DDR PHY ASIC
SiI 3012
satalink
sata phy
pioneer pll
|
PDF
|
Verilog DDR memory model
Abstract: DDR2 DIMM VHDL DDR2 layout guidelines DDR2 vhdl sdram EP3C80F780C6 Datasheet Unbuffered DDR2 SDRAM DIMM DDR2 SDRAM component data sheet MT47H32M8 MT9HTF3272AY-667
Text: Design Guidelines for Implementing DDR & DDR2 SDRAM Interfaces in Cyclone III Devices Application Note 445 March 2007, Version 1.0 Introduction Cyclone III devices support interfacing to both DDR2 and DDR SDRAM devices and modules. Altera® provides intellectual property and tools to
|
Original
|
|
PDF
|
stratix2
Abstract: AN328 EP2SGX90FF1508C3
Text: External Memory Interface Design Guidelines for Stratix II, Stratix II GX, and Arria GX Devices Application Note 449 September 2007, v1.2 Introduction Stratix II and Stratix II GX devices offer support for double data rate DDR memories, such as DDR2/DDR SDRAM, QDRII+/QDRII SRAM,
|
Original
|
AN-449-1
stratix2
AN328
EP2SGX90FF1508C3
|
PDF
|
AR7400
Abstract: AR1500 AFE LINE DRIVER RD7400-GE Atheros homeplug reference homeplug av ieee 1901 OFDM powerline transceiver PLC coupling OFDM AR7400 AR1500
Text: AR7400 IEEE 1901 compliant HomePlug AV MAC/PHY Transceiver Solution Highlights • Supports up to 500 Mbps PHY rates over powerline and 700 Mbps PHY rates over coax • Highly integrated MAC/PHY transceiver, supporting MII and RGMII interfaces • Support for low power EuP directive
|
Original
|
AR7400
128-bit
AR7400-10-20-10
AR7400
AR1500
AFE LINE DRIVER
RD7400-GE
Atheros homeplug reference
homeplug av
ieee 1901
OFDM powerline transceiver
PLC coupling OFDM
AR7400 AR1500
|
PDF
|
PowerPC 440EP
Abstract: 440EP epbga 304 "NAND flash controller" applied micro technology card controller a/PowerPC 440EP
Text: Product Brief PowerPC 440EP Embedded Processor With speeds of up to 533MHz, support for floating-point operations, USB and NAND flash interfaces, low power dissipation and a small footprint, the PowerPC 440EP embedded processor is ideally suited to a wide range of high-performance
|
Original
|
440EP
533MHz,
440EP
333MHz
533MHz
POWERPC440EP
PowerPC 440EP
epbga 304
"NAND flash controller"
applied micro technology card controller
a/PowerPC 440EP
|
PDF
|
MT47H32M8BP-3
Abstract: alt_iobuf
Text: External Memory Interface Handbook Volume 5: Implementing Custom Memory Interface PHY 101 Innovation Drive San Jose, CA 95134 www.altera.com EMI_CUSTOM-1.0 Document Version: Document Date: 1.0 November 2009 Copyright 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other
|
Original
|
|
PDF
|
ddr phy
Abstract: No abstract text available
Text: DDR2-SDRAM-CTRL DDR/DDR2 SDRAM Memory Controller Megafunction The DDR2-SDRAM-CTRL megafunction provides a simplified, pipelined, burstoptimized interface to all industry-standard DDR and DDR-II SDRAM devices currently available, including Mobile DDR SDRAMs. It features:
|
Original
|
EP1C20-C6
EP2C35-C6
EP1S20-C5
EP2S30-C3
ddr phy
|
PDF
|
|
DDR3 DIMM 240 pinout
Abstract: IC SE110 DDR3 pcb layout DDR3 sodimm pcb layout ddr3 RDIMM pinout ddr2 ram slot pin detail HPC 932 Micron TN-47-01 k 2749 circuit diagram of motherboard
Text: External Memory Interface Handbook Volume 1: Introduction to Altera External Memory Interfaces 101 Innovation Drive San Jose, CA 95134 www.altera.com EMI_INTRO-1.1 Document Version: Document Date: 1.1 January 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other
|
Original
|
|
PDF
|
DDR3 UDIMM schematic
Abstract: micron ddr3 hardware design consideration ddr2 ram DDR3 pcb layout guide ddr3 ram UniPHY ddr3 sdram DDR3 pcb layout DDR3 udimm jedec micron ddr3 128 MB DDR2 SDRAM
Text: External Memory Interface Handbook Volume 1: Introduction and Specifications 101 Innovation Drive San Jose, CA 95134 www.altera.com EMI_INTRO-2.0 Document Version: Document Date: 2.0 July 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other
|
Original
|
|
PDF
|
vhdl code HAMMING LFSR
Abstract: DDR3 DIMM 240 pinout EP3SL110F1152 ddr3 ram DDR3 ECC SODIMM Fly-By Topology DDR3 sodimm pcb layout vhdl code hamming ecc ddr2 ram DDR2 sdram pcb layout guidelines vhdl code hamming
Text: External Memory Interface Handbook Volume 3: Implementing Altera Memory Interface IP 101 Innovation Drive San Jose, CA 95134 www.altera.com EMI_IP-2.0 Document Version: Document Date: 2.0 July 2010 Copyright 2010 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other
|
Original
|
|
PDF
|
MS2025
Abstract: M2S150
Text: Product Brief SmartFusion2 System-on-Chip FPGAs Product Brief Microsemi’s SmartFusion 2 SoC FPGAs integrate fourth generation flash-based FPGA fabric, an ARM® Cortex -M3 processor, and high-performance communications interfaces on a single chip. The SmartFusion2 family is the industry’s lowest power, most
|
Original
|
51700115PB-12/10
MS2025
M2S150
|
PDF
|
Untitled
Abstract: No abstract text available
Text: External Memory Interface Handbook Volume 5 Section I. ALTMEMPHY Design Tutorials External Memory Interface Handbook Volume 5 Section I. ALTMEMPHY Design Tutorials 101 Innovation Drive San Jose, CA 95134 www.altera.com EMI_TUT_DDR-3.0 Document last updated for Altera Complete Design Suite version:
|
Original
|
|
PDF
|
AN433
Abstract: SSTL-18 ddr3 sdram stratix 4 controller link budget calculation MT9HTF3272AY-80E sdc 500 Altera AN433
Text: Constraining and Analyzing Timing for External Memory Interfaces in Stratix III and Cyclone III Devices Application Note 438 March 2007, Version 2.0 Introduction Ensuring that your external memory interface meets the various timing requirements of today’s high-speed memory devices can be a challenge.
|
Original
|
|
PDF
|
sata CIRCUIT diagram
Abstract: BCM5773 Low Pin Count LPC Interface Specification ddr phy pci-e RAID SATA controller chip
Text: BCM5773 8-PORT SATA-II RAID-ON-CHIP ROC FEATURES BCM5773 FEATURES • Industry's first SATA RoC • Single-chip solution integrates: • • • • Peripheral I/O • LPC for external flash/ROM • Dual I2C busses; dual UART; serial GPIO interface; JTAG
|
Original
|
BCM5773
BCM5773
266-MHz
5773-PB01-R
sata CIRCUIT diagram
Low Pin Count LPC Interface Specification
ddr phy
pci-e
RAID SATA controller chip
|
PDF
|
5252 F 1104
Abstract: 10GBASE-LR 10GBASE-LW BIT 3715 10GBASE-X 10G pinout 5252 F 1103
Text: R XAUI Core v3.0 DS265 v1.0 June 4th, 2003 Product Specification Features LogiCORE Facts • Single-speed full-duplex 10-gigabits-per-second Ethernet eXtended Attachment Unit Interface (XAUI) • • Designed to IEEE 802.3ae-2002 specification Implements DTE XGXS, PHY XGXS and 10GBASE-X
|
Original
|
DS265
10-gigabits-per-second
3ae-2002
10GBASE-X
125Gbps
5252 F 1104
10GBASE-LR
10GBASE-LW
BIT 3715
10GBASE-X
10G pinout
5252 F 1103
|
PDF
|
JESD79-2
Abstract: DDR2 layout Micron TN-47-01 DDR2 DIMM VHDL JESD-79 MT9HTF3272AY-80E DDR2 SDRAM component data sheet SSTL-18 MT47H64M16 controller DDR2 layout guidelines
Text: Design Guidelines for Implementing DDR and DDR2 SDRAM Interfaces in Stratix III Devices Application Note 435 February 2007, v1.0 Introduction DDR2 SDRAM is the second generation of DDR SDRAM technology, with improvements that include lower power consumption, higher data
|
Original
|
|
PDF
|
DPS module
Abstract: No abstract text available
Text: Applications Networking Virtex-II Platform FPGAs Support System Packet Interface Standards for Optical Networks The production release of SPI-4 Phase 2 cores to Xilinx communication customers worldwide, is a critical technology boost for multi-service, packet, and cell-based networking equipment.
|
Original
|
OC-192
10-channel
DPS module
|
PDF
|