CY7C1546V18
Abstract: CY7C1548V18 CY7C1550V18 CY7C1557V18
Text: CY7C1546V18 CY7C1557V18 CY7C1548V18 CY7C1550V18 72-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • 72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36) ■ 300 MHz to 375 MHz clock for high bandwidth ■
|
Original
|
PDF
|
CY7C1546V18
CY7C1557V18
CY7C1548V18
CY7C1550V18
72-Mbit
CY7C1546V18
CY7C1548V18
CY7C1550V18
CY7C1557V18
|
Untitled
Abstract: No abstract text available
Text: CY7C1557V18 CY7C1548V18 CY7C1550V18 PRELIMINARY 72-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • 72-Mbit density (8M x 9, 4M x 18, 2M x 36) • 300 MHz to 375 MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1557V18
CY7C1548V18
CY7C1550V18
72-Mbit
CY7C1557V18/CY7C1548V18/CY7C1550V18
|
Untitled
Abstract: No abstract text available
Text: THIS SPEC IS OBSOLETE Spec No: 001-06550 Spec Title: CY7C1548V18/CY7C1550V18, 72-MBIT DDR II+ SRAM 2-WORD BURST ARCHITECTURE 2.0 CYCLE READ LATENCY Sunset Owner: Jayasree Nayar (njy) Replaced by: NONE CY7C1548V18 CY7C1550V18 72-Mbit DDR II+ SRAM 2-Word Burst
|
Original
|
PDF
|
CY7C1548V18/CY7C1550V18,
72-MBIT
CY7C1548V18
CY7C1550V18
|
CY7C1546V18
Abstract: CY7C1548V18 CY7C1550V18 CY7C1557V18
Text: CY7C1546V18, CY7C1557V18 CY7C1548V18, CY7C1550V18 72-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • 72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36) ■ 375 MHz clock for high bandwidth ■ 2-word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1546V18,
CY7C1557V18
CY7C1548V18,
CY7C1550V18
72-Mbit
CY7C1557V18,
CY7C1550V18
CY7C1546V18
CY7C1548V18
CY7C1557V18
|
CY7C1546V18
Abstract: CY7C1548V18 CY7C1550V18 CY7C1557V18
Text: CY7C1546V18 CY7C1557V18 CY7C1548V18 CY7C1550V18 72-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • 72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36) ■ 300 MHz to 375 MHz clock for high bandwidth ■
|
Original
|
PDF
|
CY7C1546V18
CY7C1557V18
CY7C1548V18
CY7C1550V18
72-Mbit
CY7C1546V18
CY7C1548V18
CY7C1550V18
CY7C1557V18
|
Untitled
Abstract: No abstract text available
Text: CY7C1548V18 CY7C1550V18 PRELIMINARY 72-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • • • • 72-Mbit density (4M x 18, 2M x 36) 300 MHz to 375 MHz clock for high bandwidth 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1548V18
CY7C1550V18
72-Mbit
165-baSwitching
|
Untitled
Abstract: No abstract text available
Text: CY7C1557V18 CY7C1548V18 CY7C1550V18 PRELIMINARY 72-Mbit DDR-II+ SRAM 2-Word Burst Architecture 2.0 Cycle Read Latency Features Functional Description • 72-Mbit density (8M x 9, 4M x 18, 2M x 36) • 300 MHz to 375 MHz clock for high bandwidth • 2-Word burst for reducing address bus frequency
|
Original
|
PDF
|
CY7C1557V18
CY7C1548V18
CY7C1550V18
72-Mbit
CY7C1557V18/CY7C1548V18/CY7C1550V18
|